22
Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015 parison of FET Devices: FinFETs vs tional CMOS

Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

Embed Size (px)

Citation preview

Page 1: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

Walive Pathiranage Manula Randhika Pathirana,Matthew Ridder,and Luis Lopez RuizUniversity of Virginia, Dept. of Electrical Engineering

Dec 11, 2015

A Comparison of FET Devices: FinFETs vs. Traditional CMOS

Page 2: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

MOSFET and FinFET Structure

• 3D structure• Conducting channel on 3 sides.• Very little leakage.• High potential for large

improvements in power

• 2D structure• Conducting channel only on the

surface.• As the channel decreases, the

control over the device is reduced.

Page 3: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

3

Related Work

• 22 and 45nm technology comparisons for 6T SRAM cells

• Power reduction and faster performance

Page 4: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

4

Our Project

16nm technology

Page 5: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

Setup

Page 6: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

6

NAND

Page 7: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

7

NAND ResultsCMOS

FinFET

Finfet CMOSA B Pleakage(nW) Pleakage(nW)0 0 0.82 2.980 1 0.91 3.401 0 0.79 2.481 1 0.73 2.34

Input

Transition Finfet delay(ps) CMOS delay(ps)01→11 42 33011→10 60 48201→11 27 36111→01 52 444

Page 8: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

8

NOR

Page 9: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

9

NOR ResultsCMOS

FinFET

Page 10: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

10

XOR

Page 11: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

11

XOR Results16nm CMOS

16nm finFET

Page 12: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

12

Flip Flop

Page 13: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

13

Flip Flop ResultsCMOS

FinFET

Page 14: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

14

4-bit Adder

Finfet delay(ps) CMOS delay(ps)tpLH 52 744tpHL 54 733

Page 15: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

15

4-bit Adder ResultsCMOS

Page 16: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

16

4-bit Adder ResultsFinFET

Page 17: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

17

MUXMUX 4to1 Schematic

Page 18: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

18

MUXMUX 4to1 Testbench

Page 19: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

19

MUX Results16nm CMOS Technology – Transient Analysis

Page 20: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

20

MUX Results16nm finFET Technology – Transient Analysis

Page 21: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

21

MUX ResultsDelay and Power Measurements Comparisson

Page 22: Walive Pathiranage Manula Randhika Pathirana, Matthew Ridder, and Luis Lopez Ruiz University of Virginia, Dept. of Electrical Engineering Dec 11, 2015

22

Conclusions and Future Work• FinFET devices show a high improvement over traditional

CMOS in terms of both delay and leakage. XOR: finFET 11x faster and 8x less leakage. MUX: finFET 12x faster and 10x less leakage NAND:FinFET 8x faster and 3x less leakage Adder:FinFET 14x faster and 4x less leakage

• Next steps would be to obtain access to layout and do area analysis and comparison between technologies by including parasitic effect

• Despite the improvements shown, there are challenges to fully adopt this new technology: resources for modeling and designing, fabrication, cost, etc.