48
Chapter 3 DC and Parametric Measurements

Chapter 3 DC and Parametric Measurements. © 2000 R. J. Fink n Continuity – Purpose of Continuity Testing n ATE to Test Head connection

Embed Size (px)

Citation preview

Chapter 3 DC and Parametric Measurements

© 2000 R. J. Fink

Continuity– Purpose of Continuity Testing

ATE to Test Head connection

© 2000 R. J. Fink

– Purpose of Continuity Testing Electromechanical relays

Sinlge Pole,Single Throw

(SPST)

Sinlge Pole,Double Throw

(SPDT)

Double Pole,Double Throw

(DPDT)

ContactWiper

Coil

© 2000 R. J. Fink

Continuity– Continuity Test Technique

On chip protection diodes– Protect input and output from Electrostatic Discharge (ESD)

and other overvoltage– Pins have either one or two reverse biased diodes

© 2000 R. J. Fink

Continuity– Continuity Test Technique

Force current - measure voltage– DUT power supplies are grounded– Current level is usually between 100uA and 1mA– Diodes connected to the positive supply - current forced in– Diodes connected to the negative supply - current forced

out– Output diode voltage drop usually is between 550mV and

750mV– If tester does not see diode voltage drop or the current

reaches its voltage clamp, the test fails

© 2000 R. J. Fink

Continuity– Serial vs. Parallel Continuity Testing

Serial is one pin at a time– Test time intensive

Parallel can not see pin to pin shorts– Alternating odd and even pin parallel test

Analog parallel per-pin measurement is not available in some testers

– Single current source and volt meter can be used one pin at a time

Digital per-pin measurement is available, but may introduce noise into sensitive analog circuit

© 2000 R. J. Fink

Leakage Currents– Purpose of Leakage Testing

Good design should have leakage current of less than 1uA

Detects poorly processed integrated circuits– Improper operation in customer end application

Detect weak devices – Initially function but eventually fail after unacceptably

short lifetime (Infant mortality)

© 2000 R. J. Fink

Leakage Currents– Leakage Test Technique

Force DC voltage - measure small current – Typically measured twice

• input voltage equal to positive supply• input voltage set to ground or negative supply

– Input current high (IIH) and input current low (IIL)– Digital and analog inputs

Output leakage current (IOZ)– Measured same as IIH & IIL

• output pin must be placed in a high impedance (HIZ) state using test modes

© 2000 R. J. Fink

Leakage Currents– Serial vs. Parallel Leakage Testing

Serial is one pin at a time– Test time intensive– Less possibility of errors

Leakage currents can flow from pin to pin– Alternating odd and even pin parallel test is recommended

Again, analog parallel per-pin measurement is not available in some testers

– Single voltage source and current meter can be used one pin at a time

Again, digital per-pin measurement is available, but may introduce noise into sensitive analog circuit

Power Supply Currents– Importance of Supply Current Tests

Fast method for determining catastrophic failure– Large current draw from power supplies– Tests are run early in test protocol to weed out defective

chips without wasting valuable test time– Older technologies easier to diagnose

Customer specific application characteristic– Battery operated instruments like a cellular phone require

minimal current draw by electronics

Power Supply Currents– Test Techniques

Basic test is simple– Testers have the ability to measure current draw from power

supplies (Idd and Icc)

Actual test is never basic– Test conditions

• must be clearly identified in test plan• power up mode, standby mode, normal operational mode • digital supply (Iddd and Iccd) and analog supply (Idda

and Icca) measured separately– Worst case

• requires complete characterization

– Test Techniques - cont.– Multiple power supply pins

• designers may need to know the current flow into each pin

– Settling time• 5 to 10 milliseconds in active mode• hundreds of milliseconds to stabilize to within 1mA

DC References and Regulators– Voltage Regulators

High voltage input - regulated lower voltage output– Output voltage

• simple voltmeter reading– Output voltage regulation

• ability of regulator to maintain specific output under load

– Dropout voltage• minimum input voltage before output drops below

specified level – Input regulation

• ability of regulator to maintain steady output with a range of input voltages

DC References and Regulators– Voltage References

Low power voltage regulators– Not always accessible from external pin

• test engineer may need to request test modes to test references

– May not have a separate specification in the data sheet– DC reference test modes allow the program to trim the DC

references for more precise device operation

Load regulation is the capability to maintain a constant voltage (or current) level on the output channel of a power supply despite changes in the supply's load (such as a change in resistance value connected across the supply output)Load regulation of a constant-voltage source is defined by the equation:

For a constant-current supply, the above equation uses currents instead of voltages, and the maximum and minimum load values are when the largest and smallest specified voltage across the load are produced.

Load Regulation

loadnom

loadload

VL

O

V

VV

I

V

I

_

max_min_

minimum

%100Regulation Load%

}max{Regulation Load

Vmax_load = voltage at maximum load. The maximum load is the one that draws the greatest current,(never short circuit);Vmin_load= voltage at minimum load. The minimum load is the one that draws the least current,Vnom_load= voltage at the typical specified load.For a constant-current supply, the above equation uses currents instead of voltages, and the maximum and minimum load values are when the largest and smallest specified voltage across the load are produced.

Load Regulation

loadnom

loadload

VL

O

V

VV

I

V

I

_

max_min_

minimum

%100Regulation Load%

}max{Regulation Load

Line regulation is the capability to maintain a constant output voltage level on the output channel of a supply despite changes to the input voltage level.In linear regulators, the output voltage is affected by the input voltage. Line regulation measures how much it is affected:

Line Regulation

L

L

IinitO

finalOinitO

II

O

V

VV

V

V

maximum ,

,,

maximum

%100Regulation Line

}max{Regulation Line

Line Regulation Example

1. Find the difference between the initial voltage and the maximum fluctuation. – If the initial voltage was 25 and the maximum

measurement was 28, then the difference in voltage would be 3 volts.

2. Divide the change in voltage by the initial voltage. – Using the above example, 3/25= .12

3. Multiply the number obtained in Step 2 by 100.– This will give you the line regulation percentage for the circuit or

current you are measuring. Ex: .12 x 100 = 12%

Problem 1 - 10 Minute

– A) The output of a 9-V voltage regulator varies from 8.95 V under no-load condition to 8.15 V under a 15 mA maximum rated load current. What is its load regulation?

– B) The output of a 9-V voltage regulator varies from 8.65 V to 8.22 V when the input voltage is changed from 14 V to 6 V under a maximum load condition of 5 mA. What is its line regulation?

– C) A 9-V voltage regulator is rated to have a load regulation of 15 mV/mA for a maximum load current of 10 mA. Assuming a no-load output voltage of 9-V, what is the expect output voltage at the maximum load current?

Problem 1 - Solution

mAmVmA

VV

I

V

IVL

O /3.5315

15.895.8

}max{Regulation Load

minimum

VmVVV

VV

V

V

LII

O /75.53614

22.865.8

}max{Regulation Line

maximum

VV

mA

VVmAmV

I

V

load

load

VL

O

I

85.8

10

9/15

}max{Regulation Load

minimum

DC References and Regulators– Trimmable References

Allows quality of product to be enhanced during testing through fuses internal to the device

– The only aspect of testing that adds value to the device

Fuses, Zener diodes or EEPROM register bits– Fuses and Zener diodes are blown by forcing a controlled

current through them• fuses blow to an open circuit• diodes blow to a short circuit

Laser trimming– On-Chip resistor are trimmed to increase resistance– Also used to trim gain and offset of analog circuits

Trimming is sometimes performed after packaging to account for packaging effects

Laser trimming

© 2006 G.O. Ducoudray

R=R+r

R=W/L

Impedance Testing– Input Impedance

Very common specification for analog inputs – Force two voltages - measure differences in current

• single voltage / current is not sufficient to eliminate bias current and unknown termination voltages

• data sheet will list the appropriate range for voltage – Input impedance is equal to change in voltage divided by

the change in current– Alternative method: force two controlled currents and

measure the voltages• used in cases where low input impedance would

cause excessive current flow into the device• data sheet will list the appropriate ranges of current

Impedance Testing– Output Impedance

Typically much lower than input impedance– Measured with a force current measure voltage method

– Differential Impedance Measurements Force two differential voltages and measure the

differential current change

DC Offset Measurements– Output Offset Voltage

The difference between the devices ideal output voltage and its actual output voltage

Basic test is fairly simple Difficulties

– AC components or noise riding on the DC signal– Requires filtering

• analog low pass filter• digital averaging which functions like a low pass

filter– ATE parasitic capacitance

• causes some op amps to oscillate• may need a buffer amplifier

© 2000 R. J. Fink

DC Offset Measurements– Input Offset Voltage

Output offset voltage referenced back to its input– Output offset voltage divided by the gain of the circuit

• definition assumes that the offset is all attributed to the input, when in reality, the offset could be caused by internal factors as well

– Single Ended, Differential, and Common Mode Offsets

– Single ended offsets are measured relative to ideal voltage – Differential offset is the difference between two outputs

of a differential circuit.– Common mode offset is the average voltage level at two

outputs of a differential circuit compared to an ideal common mode voltage

© 2000 R. J. Fink

DC Gain Measurements– Closed Loop Gain

Single input– Change in output divided by the change in input– Use a voltmeter to measure output

• input should be stable to within 1mV • may need testers high accuracy voltmeter to measure

the values

Differential input– Change in differential output divided by change in

differential input– DC offsets at the input are cancelled out– Use a differential voltmeter

© 2006 G.O. Ducoudray

Problem 2 - 5 Minute– Given a fully-differential amplifier with a nominal gain of +10 V/V.

SRC1 is set to 1.6 V and SRC2 is set to 1.4 V. An output voltage of 2.53 V is measured at OUTP and an output voltage of 0.48 V is measured at OUTN. Then SRC1 is set to 1.4 V and SRC2 is set to 1.6 V and output voltage of 0.49 V is measured at OUTP and output voltage of 2.52 V is measured at OUTN. Using the measured data provided, what is the differential gain of this circuit?

Problem 2 - Solution

– With SRC1 set to 1.6 V and SRC2 set to 1.4 V, you get a differential input of 200 mV.

– An output voltage of 2.53 V is measured at OUTP and an output voltage of 0.48 V is measured at OUTN, the differential output is 2.05 V.

– With SRC1 is set to 1.4 V and SRC2 is set to 1.6 V you have an input differential level of –200 mV.

– An output voltage of 0.49 V is measured at OUTP and an output voltage of 2.52 V is measured at OUTN, the differential output voltage is thus -2.03 V.

VV 2.10

m 200m 002

) 03.2( .052

VV

VVG

© 2006 G.O. Ducoudray

DC Gain Measurements– Open Loop Gain

Defined as the amplifier gain with no feedback path from the output to the input.

– Difficult to test since op amp gains can be very high• measured using a second op amp in the feedback path • nulling amplifier can also be used to measure the

input offset voltage

VO-NULLVM

DUT

Tester

SRC1

VSRC1 Tester

VMID

R3

VMID

R2

R1

R1

R3

Nulling Amp

CV -

DUT

V +DUT

VO-DUT

© 2006 G.O. Ducoudray

DC Power Supply Rejection Ratio– DC Power Supply Sensitivity (PSS)

Measure of the ability of a circuit to maintain a steady output voltage while the power supply voltage changes slightly

VOVM

DUTTester

x10 Amplifier (On-Chip VMID)

SRC1

VDD

TesterVOUT

VMID

VIN1 k

10 k

VMID

VDD

VSS

© 2006 G.O. Ducoudray

DC Power Supply Rejection Ratio– DC Power Supply Rejection Ratio (PSRR)

PSS of the circuit divided by the gain of the circuit in its normal mode of operation

PSRR|db = 20 log PSS/|G|

© 2006 G.O. Ducoudray

Problem 3 - 10 Minutes

– The input of the x10 amplifier is connected to a voltage source forcing 0.25 V. The power supply is set to 4.9 V and a voltage of 2.52 V is measured at the output of the amplifier. The power supply voltage is then changed to 5.1 V and the output measurement changes to 2.56 V. What is the PSS? What is the PSRR if the measured gain is 9.8 V/V?

© 2006 G.O. Ducoudray

Problem 3 - Solution

– Please note changes in text p. 3-31• Solution to problem should be 9mV/V and -40.91 dB

dB 98.13 200 V 4.9-V 5.1

V 2.52-V 2.56

VmV

V

VPSS

PS

O

VV 20.408=

V/V 9.8

mV/V 200=

+

mG

PSSPSRR

© 2006 G.O. Ducoudray

DC Common Mode Rejection Ratio– CMRR of Op Amps

A differential circuit’s ability to reject a common mode signal at its inputs

There are two circuits used to measure CMRR– Resistor matching is a major source of error.

voltageinputecommon

voltageoffsetinputCMRR

__mod_

__

VoltageInputModeCommon

VoltageOffsetInputCMRR

___

__

© 2006 G.O. Ducoudray

Op amp CMRR Test Setup

VOVM

DUT Tester

SRC1

VSRC1

Tester

VOUT

VMID

IN

RF

RF

IN+

VMID

Op Amp (On-Chip VMID)

RI

RI

© 2006 G.O. Ducoudray

CMRR Test Setup using Nulling Amplifier

VO-NULLVM

DUT

Tester

SRC1

VSRC1

TesterVMID

R3

VMID

R2

R1

R1

R3

Nulling Amp

C

© 2006 G.O. Ducoudray

DC Common Mode Rejection Ratio– CMRR of Differential Gain Stages– Circuits that use op amps to perform a function

– The CMRR of the op amp is not as critical as the CMRR of the circuit.

– Resistor matching is critical in these circuits

Difference between chip CMRR and circuit CMRR?– Chip CMRR - the resistors are on the DIB.– Circuit CMRR - the resistors are on the DUT.

Gain

VV

CMRR in

out

© 2006 G.O. Ducoudray

CMRR of Differential Gain Stages

VOVM

DUTTester

Differential x10 Amplifier (VMID Generated On-Chip)

SRC1

VSRC1

Tester

VOUT

VMID

IN1 k

10 k

IN+

1 k10 k

© 2006 G.O. Ducoudray

Comparator DC Tests– Input Offset Voltage

Differential input voltage causes a comparator to switch from one output state to the other.

– Differential input voltage is ramped from one voltage to another to find the point at which the comparator changes state.

VOVM

DUT Tester

SRC1

VIN+

Tester

VOUT

IN

IN+

Comparator

VINVM

SRC2

VIN -

© 2006 G.O. Ducoudray

Comparator DC Tests– Threshold Voltage

Slicer circuit– Fixed reference voltage supplied to one input of a

comparator– The input offset voltage is replaced by the single-ended

specification, threshold voltage

VOVM

DUT Tester

SRC1

VIN+

Tester

VOUT

IN+

Slicer

VINVM

VTH

© 2006 G.O. Ducoudray

Comparator DC Tests– Hysteresis

The difference in threshold voltage between a rising input test condition and a falling input condition

– May or may not be a design feature

Input offset voltage and hysteresis may change with different common mode input voltages

© 2006 G.O. Ducoudray

Voltage Search Techniques– Binary Searches vs. Step Searches

Ramping input voltages until an output condition is met is called a ramp or step search.

– Very time consuming, not well suited for production testing.

Binary searches use successive approximation algorithms

• If you are looking for a transition between 1.45V and 1.55V, the comparator input is set to 1.5V and the output is observed. If the output is high, then the input is increased by one quarter of the 100 mV search range (25mV) to try to make the output go low. Once the output goes low, the input is adjusted by one eighth of the search range (12.5mV) and the process is repeated until the desired resolution is attained.

• Does not work well in the presence of hysteresis.© 2006 G.O. Ducoudray

Voltage Search Techniques– Linear Searches

Very fast Using two input values, two output values can be

measured.– Using the linear equation: y = m * x + b, the zero

crossing values can be calculated.

Iterative linear searches are used to achieve the desired accuracy.

© 2006 G.O. Ducoudray

DC Tests for Digital Circuits– IIH / IIL

Mentioned earlier under leakage currents– Data sheets list several specification for digital inputs and

outputs– Digital I/O lines can also have input leakage specifications

when they are set in a high impedance (HIZ) mode.

– VIH / VIL (input high voltage and low voltage) Threshold voltage for digital inputs

– Tested using a binary or step search– Force levels as a go-nogo test

• to identify VIH / VIL threshold failures, rerunning the go-nogo test at a looser test limit will reveal the failure.

© 2006 G.O. Ducoudray

DC Tests for Digital Circuits– VOH / VOL

VOH is the minimum output voltage in the high state

VOL is the maximum output voltage in the low state– Usually a verified value not a measured value– Tested using a go-nogo test

– IOH / IOL VOH and VOL are guaranteed with specified load

currents (IOH and IOL)– When output is high, the tester must pull current out of the

DUT.– When the output is low, the tester must force current into

the DUT.

© 2006 G.O. Ducoudray

DC Tests for Digital Circuits– IOSH and IOSL Short Circuit Current

Digital outputs often have output short circuit protection

– If the output is shorted directly to ground or to power, the amount of current flowing into or out of the pin is limited to IOSH and IOSL

© 2006 G.O. Ducoudray

Summary– DC tests are very easy to define and understand– Actual testing is usually much more difficult

than it looks. A DC offset of 100mV is easy to measure with an

accuracy of +/- 10mV - very difficult to measure with an accuracy of 1uV.

Accuracy and repeatability are often the most time consuming problems faced by an analog test engineer.

© 2006 G.O. Ducoudray