20
© 2014 ANSYS, Inc. 6/23/2014 1 1 What’s New in RedHawk™ 2014 Design Automation Conference 2014

What's New in ANSYS RedHawk 2014

Embed Size (px)

DESCRIPTION

This presentation highlights the new capabilities of RedHawk, the industry standard power noise and reliability sign-off solution that is FinFET ready. The new features include Distributed Machine Processing (DMP) for ultra large design simulation with sign-off accuracy, Chip Package Analysis (CPA) - the industry's first integrated chip-package co-simulation and co-analysis environment, and foundry certification for 16nm FinFET design. Learn more on our website: https://bit.ly/1t3lNZ1

Citation preview

Page 1: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 111

What’s New in RedHawk™ 2014

Design Automation Conference 2014

Page 2: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 222

RedHawk 2014Industry Standard Power Noise Reliability Sign-Off

Industry Standard

Input Data

Foundry Certified

Collaterals

RedHawk 2014Package Layout Totem™ IP Models

Connectivity,

Static IR

Power, Signal

EM

Dynamic

Voltage DropRush Current

Substrate

NoiseESD Integrity

Chip Power

Model

Impact on

Timing

Page 3: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 333

Best-in-Class EnginesIndustry Standard Power Noise Reliability Sign-Off

VectorLess™ Sign-off CoverageStatistical, RTL2GDS, Mixed-mode

Integrated

Extraction,

Solver

Silicon Validated

Accuracy

On-die RLC, Package/PCB RLCK

APL, Pico-second Resolution

Scalable

ArchitectureFull-chip CapacityNative Stacked Die (3D, 2.5D), Distributed

Page 4: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 444

Source: ARM FinFET study, 2013

FinFET Advantages:

• Improved performance

• Reduced power

• Higher device density

Technology Trends: FinFET Adoption

Page 5: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 555

FinFET Based Design Challenges

Reduced Noise Margins

Requirements for FinFET Based Design Power Noise Sign-off

• Capacity Ultra-large Design Modeling

• Reliability EM and ESD Accuracy

• Chip-Package-System Comprehensive and Accurate Noise Prediction

Reduced EM / ESD Tolerance Increased Temp. Effect

Page 6: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 666

FinFET Design Challenges: Power Noise

Higher Voltage Drop

IR + L di / dt

More Switching Current

(Higher Density)

Higher Peak Currents

(25% more)

More Complex and Higher

Grid Impedance

Reduced Supply Voltages

(<800mV)

• 100mV on 1V (10%) vs 150mV on 700mV (21%)

• Significantly lower tolerance for error

On-Chip Power Grid Circuits Package / PCB

Foundry Certification Switching Scenario Detailed Model

Exploding Capacity, Complexity and Accuracy Needs

Page 7: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 777

FinFET Design Challenges: EM Reliability

Heightened EM ViolationsDegraded EM Limits

(30% Less)

Increased Peak Current

(25% more)

Increased Self HeatingPost Thermal EMPower EM

Higher FinFET Temp

• Via and Wire EM limits routing / driver sizing

• Thermal impact on EM:

– 25ºC increase on FinFET degrades expected

lifetime by 3x to 5x on device and metal layers

Page 8: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 888

FinFET Design Challenges: ESD Reliability

Higher ESD Sensitivity

• Careful layout based ESD design planning

• ESD integrity as part of sign-off

Higher Device Sizes

Lack of Snapback

Device Support

Degraded Diode

Protection

Reduced Interconnect

Reliability

Page 9: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 999

FinFETs: Expanding Capacity Challenges

Dis

cret

e

Sin

gle

co

re Du

al c

ore

Qu

ad-c

ore

Mu

lti-

core

CP

U +

GP

U,

DD

R5,

~1.5B+ nodes

~ 300M gates

~3B+ nodes

~500M nodes

~ 120M gates~100M nodes

~ 50M gates~50M nodes

~ 12M gates

Multi-CPU

Distributed

Hierarchical

Smart Caching

Page 10: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 101010

DMP: Distributed Machine ProcessingCapacity and Performance

Analysis Result

Exploration

Distributed

Simulation

• Distributed full-chip simulation with package and PCB impact

• Design split and simulated over the network with each partition full-chip aware

• Full flat accuracy with 2-3X performance gain

Chip + Package + PCB

Page 11: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 111111

DMP Performance Benchmark

3X Performance Improvement from Prior Generation

RedHawk

(2009)

RedHawk

(2012)

RedHawk

(2012)

Hierarchical

RedHawk

(2014)

DMP

100+M Instance Design

Page 12: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 121212

FinFET: Increased Noise Sensitivity

Chip

Team

Package

Team

Existing Approach

• Chip team needs to decipher and use package model

• No immediate feedback on package design issues

Page 13: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 131313

FinFET: Increased Noise Sensitivity

Chip

Team

Package

Team

RedHawk-CPA

Simultaneous Package and Chip Voltage Drop Debug and Optimization

Page 14: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 141414

RedHawk-CPA: Package-Aware Chip SignoffAccuracy and Ease-of-Use

• Fully distributed, chip analysis ready, per bump parasitic network

• Automatic hook-up to chip layout maintaining pin-to-pin mapping

• Simultaneous chip-package design analysis and optimization

Distributed

19.2mV

Lumped

13.8mV

Page 15: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 151515

RedHawk-CPA Performance

Size Runtime/Memory # Terminals

6 layers, 3 domains

Per Bump Resolution10 min / ~15 GB 600

Package Extraction

RedHawk Simulation

No Package Lumped Package RedHawk-CPA

Simulation Time 53 min 51 min 58 min

Memory Usage 6.8 GB 6.9 GB 7.76 GB

Page 16: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 161616

RedHawk-CPA Impact on DvD

• Ideal Voltage = 0.998V

• 3 simulation results

– Green No Pkg maxima @ 0.99V

– Blue Lump Pkg maxima @ 0.97V

– Red Dist Pkg maxima @ 0.93V

• Distribution of instance DvD shifts with CPA R-L-C-K package

Instance Voltage

Nu

mb

er o

f In

stan

ces

Higher voltage drop

Page 17: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 171717

Foundry Certified for FinFET Processes

Certified for TSMC 16N v1.0 and Intel Custom Foundry 14nm

• Resistance correlation including Middle-end and Back-end layers

• EM Rule handling

• IR/DvD extraction and analysis

Unique Metal Architecture

• Special metal layers

• Complex via structures and shapes

• Diffusion as interconnect structures

Enhanced Modeling

• Dummy devices

• Vertical resistance

• Double patterning

Complex EM, ESD

• Current-direction, metal topology based

• Width, temperature, self-heat, etc

• Pseudo-via, RMS, etc.

Page 18: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 181818

RedHawk 2014Industry Standard Power Noise Reliability Sign-Off

Connectivity Checks

Static Analysis

Power/SignalEM Vectorless

DynamicIn-rush CurrentESD Integrity

Chip Power Model

Impact on Timing

Power Noise Reliability

Gridcheck Vectorless Scan

RTL/Gate VCD

Applied Analysis

Distributed Pkg

(CPA)

Maximum Signoff Coverage!

Page 19: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 191919

RedHawk 2014Member of Elite Group of Best-in-Class Solutions

ANSYS Fluent™

• Aerodynamics

• Engine Combustion

• Thermal Management

ANSYS Mechanical™

• Static Structural

• Vibration and Stress

• Component Design

ANSYS HFSS™

• EMI/EMC Certification

• Wireless Connectivity

• Electric Motors, Battery

ANSYS RedHawk™

• RTL2GDS Power Noise

• Foundry Certified Reliability

• C-P-S Power, Signal, Thermal

Page 20: What's New in ANSYS RedHawk 2014

© 2014 ANSYS, Inc.6/23/2014 202020

Related Presentations @ DAC2014

• System Power Analysis with Correlation Results for Advanced Processor Designs

• Silicon Correlation of RedHawk Dynamic Voltage Drop in High Power Density SoC

• Chip-Package-System Based Power Integrity Analysis Flow for 14nm Mobile Designs

• RedHawk-CPA: New Paradigm for Faster Chip-Package Convergence

• Achieving Power Noise Reliability Sign-off for FinFET based Designs