23

FET (Field Effect Transistors)

Embed Size (px)

Citation preview

Page 1: FET (Field Effect Transistors)
Page 2: FET (Field Effect Transistors)
Page 3: FET (Field Effect Transistors)

GROUP 001Department of CS & IT. BSCS-I

Dawood Faheem Abbasi 005

Umar Ali014

Zohaib Maqbool 051

Page 4: FET (Field Effect Transistors)

FET’sFIELD EFFECT TRANSISTOR

Page 5: FET (Field Effect Transistors)

CONTENT LIST

• FET’s

• Types of FET’s• JFET

• MOSFET

• Characteristics of JFET and its parameter

Page 6: FET (Field Effect Transistors)

FET’s(Field Effect Transistor)

• These are major types of transistor. Field effect transistor (FET’s) are unipolar devices because they operate only with the one type of charge carriers.

• FET is a voltage control device.

Page 7: FET (Field Effect Transistors)
Page 8: FET (Field Effect Transistors)

Kinds Of FET’s

• Two main kinds:

• Junction Field Effect Transistor.(JFET)

• Metal Oxide Semi-conductor Field Effect Transistor.(MOSFET).

Page 9: FET (Field Effect Transistors)

JFET(Junction Field Effect Transistor)

• Two kinds:

• N-channel JFET

• P-channel JFET

Page 10: FET (Field Effect Transistors)

N-channel JFET JFET• A wire lead is connected to each end of the n channel.

• DRAIN is at upper end and SOURCE is at lower end.

• Two p-type regions are diffused in the n-type material to form a channel.

• P-type regions are connected to GATE leads.

Page 11: FET (Field Effect Transistors)

P-channel JFET

• A wire lead is connected to each end of the p channel.

• DRAIN is at upper end and SOURCE is at lower end.

• Two n-type regions are diffused in the p-type material to form a channel.

• N-type regions are connected to GATE leads.

Page 12: FET (Field Effect Transistors)

OPERATION

• DC biased voltage is applied to the n channel.

• VDD provides a drain to source voltage and supplies current DRAIN to SOURCE.

• VGG sets the reverse bias voltage between GATE and SOURCE.

Page 13: FET (Field Effect Transistors)
Page 14: FET (Field Effect Transistors)

• In JFETS the gate source to p-n junction is always reversed biased.

• This produces depletion region along the p-n junction which entered into the n-channel and thus increases its resistance by rusticating channel width.

• Channel width and channel resistance can be controlled by varying gate voltage.

• Drain current ID is also controlled.

Page 15: FET (Field Effect Transistors)

Greater VGG narrows the channel which increases the

resistance of the channel and

decreases the ID.

Page 16: FET (Field Effect Transistors)

Less the VGG increases the channel which

decreases the resistance of the

channel and increases ID.

Page 17: FET (Field Effect Transistors)

Skim etic symbols

Page 18: FET (Field Effect Transistors)

JFET CHARACTERISTIC AND PARAMETER

• We consider when the case when the gate to source voltage is zero. (VGS = 0 )

• This is produce by shorting the gate to source has shown in fig(a).

Page 19: FET (Field Effect Transistors)

Fig (a)

Page 20: FET (Field Effect Transistors)

When both are grounded, as VDD increase from ‘0’ volt. ID Increase proportionally between point A & B, as shown in fig A.(when VDD increase VDS also increase) between A & B.

The channel resistance is essentially constant because the depletion region is not large enough to have a significant effect . In this area ohm law hold (V∞I). So this region is called ohmic region.

Page 21: FET (Field Effect Transistors)

At point B in fig(A) the current level is off and ID be essentially constant ,has VDS increase from point B to C. The reverse biased voltage from gate to drain VGD produce depletion region large enough so the current ID constant for (VGS=0) the value of VDS for which ID extentioly constant is called pinch of voltage…

We grow on increasing VDS there is no change in drain current. This constant value of drain current ID is called IDSS(saturation of drain current) .

Page 22: FET (Field Effect Transistors)

We see break down occurs when ID current very rapidly with any further increase VDS.

This region is called break down region.

Page 23: FET (Field Effect Transistors)

PINCH OFF VOLTAGE:

• For VGS=0 the value of VDS for which ID essentially become constant is called as pinch off voltage (VP ). From fig we see above pinch off voltage VP as we go on increase VDS. There is no change in drain current the constant value of drain current is called IDDS (drain to source current )with gate shorted.

• We see break down occur at point C, when ID become to increase very rapidly with any further increase in VDS ,breakdown can damage the transistor. So, JFET must be operated between below breakdown and within constant current area.