47
A A B B C C D D E E 1 1 2 2 3 3 4 4 Title Size Document Number Rev Date: Sheet of Security Classification Compal Secret Data THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC. Issued Date Deciphered Date LA-4231P 0.1 Cover Sheet Custom 1 49 Thursday, January 10, 2008 2007/1/15 2008/1/15 Schematic Document Crestline + ICH8 Rev:0.2 Compal Confidential 2007 / 11 / 14 Compal Electronics, Inc.

Vostro_1310

Embed Size (px)

Citation preview

A

B

C

D

E

1

1

2

Compal ConfidentialSchematic Document

2

Crestline + ICH82007 / 11 / 143

Rev:0.23

4

4

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. Cover SheetLA-4231PThursday, January 10, 2008E

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Rev 0.1 Sheet 1 of 49

Date:

A

B

C

D

A

B

C

D

E

Compal confidentialFile Name : LA-4231PZZZ1

SMB 13.3Thermal Sensor ADM1032ARMZP.4

1

PCB

Mobile Merom uFCPGA-478 CPUP.4,5,6

1

CRTP.15

CK505

TSSOP-64

Fan conn

P.4

H_A#(3..35) H_D#(0..63)

FSB

667/800MHz 1.05V

Clock Generator ICS 9LPRS365 DDR2 667MHz 1.8V DDR2-SO-DIMM X2BANK 0, 1, 2, 3P.13,14 P.16

LVDS Panel InterfaceP.15

nVidia NB8M-GS VRAM x 2P.382

Intel Crestline MCHFCBGA 1299P.7,8,9,10,11,12

Dual Channel

P.34,35,36,37

USB conn x 4P.322

CardBus Controller O2MICRO OZ129P.40

PCI

DMI X4

C-LinkUSB2.0

FingerPrinter Felica Conn BT Conn Camera Express Card Mini-Card-2

P.32

P.32

1394

Media Card PCI-E BUS

Intel ICH8mBGA-676P.17,18,19,20

Azalia SATA Master SATA Slave

P.32

P.32

Mic

10/100/1000 LAN REALTEK P.22 RTL8111C-GR3

Mini-Card-1 (WLAN)P.24

Mini-Card-2P.24

Express CardP.28

P.28

3

P.24

RJ45/11 CONN LPC BUS Audio CKT ALC268 TPM CONNP.29

P.25

AMP & Audio JackP.26

ENE KB926P.29

SATA HDD Connector Touch Pad CONN.P.31

Power On/Off CKT.4

Int.KBDP.31

BIOS(System/EC)P.29

P.21

CDROM Conn.P.214

DC/DC Interface CKT.

RTC CKT.P.18Security Classification

Compal Secret Data2007/1/15 Deciphered Date 2008/1/15Title

Compal Electronics, Inc.Block diagramLA-4231PRev 0.1 SheetE

Power Circuit DC/DCA

Power OK CKT.B

Issued Date

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

2

of

49

C

D

A

B

C

D

E

Voltage Railspower plane

O MEANS ON

X MEANS OFF STATE +5VS +3VS +1.8VS +1.5VS +1.25VS +CPU_CORE +VCCP Full ON

SIGNAL

SLP_S1# SLP_S3# SLP_S4# SLP_S5# HIGH LOW LOW LOW LOW HIGH HIGH LOW LOW LOW HIGH HIGH HIGH LOW LOW HIGH HIGH HIGH HIGH LOW

+VALW ON ON ON ON ON

+V ON ON ON OFF OFF

+VS ON ON OFF OFF OFF

Clock ON LOW OFF OFF OFF1

S1(Power On Suspend) S3 (Suspend to RAM)

+B1

+5VALW +3VALW

+3V +1.8V

CLOCK

S4 (Suspend to Disk) S5 (Soft OFF)

State

Board ID Table for AD channelS0 S3 S5 S4/AC S5 S4/ Battery only S5 S4/AC & Battery don't exist2

O O O O

O O O

O O

O

O O O

Vcc Ra / RcBoard ID

X X X X

X X X

X X

X X

X

0 1 2 3 4 5 6 7

3.3V +/- 5% 100K +/- 5% Rb / Rd 0 8.2K +/- 5% 18K +/- 5% 33K +/- 5% 56K +/- 5% 100K +/- 5% 200K +/- 5% NC

V AD_BID min 0 V 0.216 V 0.436 V 0.712 V 1.036 V 1.453 V 1.935 V 2.500 V

V AD_BID typ 0 V 0.250 V 0.503 V 0.819 V 1.185 V 1.650 V 2.200 V 3.300 V

V AD_BID max 0 V 0.289 V 0.538 V 0.875 V 1.264 V 1.759 V 2.341 V 3.300 V2

BOARD ID TableO MEANS ON X MEANS OFF

BTO Option TableBTO Item BOM Structure

S3 : STR S4 : STD S5 : SOFT OFFIDSEL#AD21

External PCI DevicesDevice CardBus REQ#/GNT#0

Interrupts PIRQE/PIRQF/PIRQG

Board ID 0 1 2 3 4 5 6 7

PCB Revision 0.1 0.2

3

EC SM Bus1 addressDeviceSmart Battery

EC SM Bus2 addressDeviceADM1032

3

Address0001 011X b?

Address4D

EEPROM(24C16/02) 1010 000X b? (24C04) 1011 000Xb?

ICH7 SM Bus addressDeviceClock Generator (ICS ICS9LPR310) DDRII DIMM0 DDRII DIMM24

Address1101 001Xb? 1001 000Xb? 1001 010Xb?4

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc.NotesLA-4231PRev 0.1 SheetE

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

3

of

49

A

B

C

D

5

4

3

2

1

XDP Reserve7 H_A#[3..16] H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_ADSTB#0 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 H_ADSTB#1 H_A20M# H_FERR# H_IGNNE# H_STPCLK# H_INTR H_NMI H_SMI# J4 L5 L4 K5 M3 N2 J1 N3 P5 P2 L2 P4 P1 R1 M1 K3 H2 K2 J3 L1 Y2 U5 R3 W6 U4 Y5 U1 R4 T5 T3 W2 W5 Y4 U2 V4 W3 AA4 AB2 AA3 V1 A6 A5 C4 D5 C6 B4 A3 M4 N5 T2 V3 B2 C3 D2 D22 D3 F6 +VCCP Merom Ball-out Rev 1a conn@ FAN1_POWER R108 @ 56_0402_5% 2 2 BB

JP2A A[3]# A[4]# A[5]# A[6]# A[7]# A[8]# A[9]# A[10]# A[11]# A[12]# A[13]# A[14]# A[15]# A[16]# ADSTB[0]# ADS# BNR# BPRI# DEFER# DRDY# DBSY# BR0# H1 E2 G5 H5 F21 E1 F1 D20 B3 H4 C1 F3 F4 G3 G2 G6 E4 AD4 AD3 AD1 AC4 AC2 AC1 AC5 AA6 AB3 AB5 AB6 C20 H_ADS# H_BNR# H_BPRI# H_DEFER# H_DRDY# H_DBSY# H_BR0# H_IERR# H_INIT# H_LOCK# H_RESET# H_RS#0 H_RS#1 H_RS#2 H_TRDY# H_HIT# H_HITM# XDP_BPM#0 XDP_BPM#1 XDP_BPM#2 XDP_BPM#3 XDP_BPM#4 XDP_BPM#5 XDP_TCK XDP_TDI XDP_TDO XDP_TMS XDP_TRST# XDP_DBRESET# H_ADS# 7 H_BNR# 7 H_BPRI# 7 H_DEFER# 7 H_DRDY# 7 H_DBSY# 7 H_BR0# H_INIT# 7 18 R89 56_0402_5% 2 1 XDP_TDI XDP_TMS R172 1 R171 1 2 2 +VCCP

ADDR GROUP 0

150_0402_1% 39_0402_1%D

CONTROL

D

IERR# INIT# LOCK#

+VCCP

XDP_BPM#5

R362 1

2

54.9_0402_1% @

H_LOCK# 7 H_RESET# 7 H_RS#0 7 H_RS#1 7 H_RS#2 7 H_TRDY# 7 H_HIT# 7 H_HITM# 7 T28 T27 T48 T29 T47 XDP_TRST# XDP_TCK R182 1 R170 1 2 2 560_0402_5% 27_0402_5%

7 7 7 7 7 7 7

H_ADSTB#0 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_A#[17..35]

REQ[0]# REQ[1]# REQ[2]# REQ[3]# REQ[4]# A[17]# A[18]# A[19]# A[20]# A[21]# A[22]# A[23]# A[24]# A[25]# A[26]# A[27]# A[28]# A[29]# A[30]# A[31]# A[32]# A[33]# A[34]# A[35]# ADSTB[1]#

RESET# RS[0]# RS[1]# RS[2]# TRDY# HIT# HITM# BPM[0]# BPM[1]# BPM[2]# BPM[3]# PRDY# PREQ# TCK TDI TDO TMS TRST# DBR#

XDP/ITP SIGNALS

ADDR GROUP 1

T33 XDP_DBRESET# 19

THERMALPROCHOT# THERMDA THERMDC THERMTRIP# D21 A24 B25 C7

H_PROCHOT# H_THERMDA H_THERMDC H_THERMTRIP#

2 R114

1 56_0402_5%

+VCCPC

C

7 18 18 18 18 18 18 18

H_ADSTB#1 H_A20M# H_FERR# H_IGNNE# H_STPCLK# H_INTR H_NMI H_SMI#

A20M# FERR# IGNNE# STPCLK# LINT0 LINT1 SMI# RSVD[01] RSVD[02] RSVD[03] RSVD[04] RSVD[05] RSVD[06] RSVD[07] RSVD[08] RSVD[09] RSVD[10]

RESERVED

ICH

H_THERMTRIP# 7,18

FAN1 Control and Tachometer

H CLKBCLK[0] BCLK[1] A22 A21

CLK_CPU_BCLK CLK_CPU_BCLK#

CLK_CPU_BCLK 16 CLK_CPU_BCLK# 16

H_THERMDA, H_THERMDC routing together, Trace width / Spacing = 10 / 10 milC76 10U_1206_16V4Z~N 2 1 +5VS C69 1000P_0402_50V7K~N 2 1

H_THRMTRIP# should connect to ICH8 and GMCH without T-ing (No stub)

C77 U3 1 2 3 4

1

2 10U_1206_16V4Z~N

Add on 1003

29 +VCCP

EN_DFAN1

EN_DFAN1 +3VS 1

VEN VIN VO VSET

GND GND GND GND

8 7 6 5

1

RT9027BPS SO 8P

H_PROCHOT#

3 1 OCP# @ Q11 MMBT3904_SOT23 C

OCP#

19

@ R41 54.9_0402_1% 1 2

R61 10K_0402_5% H_RESET# 2 29 FAN_SPEED1 C94 0.01U_0402_16V7K

40mil

JFAN1 1 2 3 4 5B

1 2 3 GND GND

Thermal Sensor EMC1402-1-ACZL-TR+3VS 1 C424 0.1U_0402_16V4Z~N 2 R354 @ 10K_0402_5% U2 VDD D+ DTHERM# SCLK SDATA ALERT# GND H_THERMDA C423 1 2 H_THERMDC EC_SMB_DA2 THERM_SCI# @ 2 1 R355 0_0402_5% EC_THERM# 19,29 2 1 2 3 4 8 7 6 5 EC_SMB_CK2

2200P_0402_50V7K~N THERM#A

+3VS

1

10K_0402_5%

E

2

1

ACES_85205-03001 conn@

FAN1

1

R350 2 EMC1402-2-ACZL-TR MSOP 8P

A

Address:100_1100

29,31,35 EC_SMB_CK2 29,31,35 EC_SMB_DA2

EC_SMB_CK2 EC_SMB_DA2

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. Merom(1/3)-AGTL+/XDPRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4231P MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

4

of

49

5

4

3

2

5

4

3

2

1

+CPU_CORE 7 H_D#[0..15] H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_DSTBN#0 H_DSTBP#0 H_DINV#0 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_DSTBN#1 H_DSTBP#1 H_DINV#1 2 @ 1K_0402_5% 2 @ 1K_0402_5% T14 T13 T49 T15 16 16 16 CPU_BSEL0 CPU_BSEL1 CPU_BSEL2 V_CPU_GTLREF TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 CPU_BSEL0 CPU_BSEL1 CPU_BSEL2 E22 F24 E26 G22 F23 G25 E25 E23 K24 G24 J24 J23 H22 F26 K22 H23 J26 H26 H25 N22 K25 P26 R23 L23 M24 L22 M23 P25 P23 P22 T24 R24 L25 T25 N25 L26 M26 N24 AD26 C23 D25 C24 AF26 AF1 A26 B22 B23 C21 JP2B D[0]# D[1]# D[2]# D[3]# D[4]# D[5]# D[6]# D[7]# D[8]# D[9]# D[10]# D[11]# D[12]# D[13]# D[14]# D[15]# DSTBN[0]# DSTBP[0]# DINV[0]# D[16]# D[17]# D[18]# D[19]# D[20]# D[21]# D[22]# D[23]# D[24]# D[25]# D[26]# D[27]# D[28]# D[29]# D[30]# D[31]# DSTBN[1]# DSTBP[1]# DINV[1]# GTLREF TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 BSEL[0] BSEL[1] BSEL[2] D[32]# D[33]# D[34]# D[35]# D[36]# D[37]# D[38]# D[39]# D[40]# D[41]# D[42]# D[43]# D[44]# D[45]# D[46]# D[47]# DSTBN[2]# DSTBP[2]# DINV[2]# D[48]# D[49]# D[50]# D[51]# D[52]# D[53]# D[54]# D[55]# D[56]# D[57]# D[58]# D[59]# D[60]# D[61]# D[62]# D[63]# DSTBN[3]# DSTBP[3]# DINV[3]# COMP[0] COMP[1] COMP[2] COMP[3] DPRSTP# DPSLP# DPWR# PWRGOOD SLP# PSI# Y22 AB24 V24 V26 V23 T22 U25 U23 Y25 W22 Y23 W24 W25 AA23 AA24 AB25 Y26 AA26 U22 AE24 AD24 AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 AC22 AD23 AF22 AC23 AE25 AF24 AC20 R26 U26 AA1 Y1 E5 B5 D24 D6 D7 AE6 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_DSTBN#2 H_DSTBP#2 H_DINV#2 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_DSTBN#3 H_DSTBP#3 H_DINV#3 COMP0 COMP1 COMP2 COMP3 R87 54.9_0402_1% 2 1 R88 27.4_0402_1% 2 1 R174 54.9_0402_1% 2 1 R173 27.4_0402_1% 2 1 H_DPRSTP# H_DPSLP# H_DPWR# H_PWRGOOD H_CPUSLP# H_PSI# H_DPRSTP# 7,18,49 H_DPSLP# 18 H_DPWR# 7 H_PWRGOOD 18 H_CPUSLP# 7 H_PSI# 49 H_D#[32..47] 7 A7 A9 A10 A12 A13 A15 A17 A18 A20 B7 B9 B10 B12 B14 B15 B17 B18 B20 C9 C10 C12 C13 C15 C17 C18 D9 D10 D12 D14 D15 D17 D18 E7 E9 E10 E12 E13 E15 E17 E18 E20 F7 F9 F10 F12 F14 F15 F17 F18 F20 AA7 AA9 AA10 AA12 AA13 AA15 AA17 AA18 AA20 AB9 AC10 AB10 AB12 AB14 AB15 AB17 AB18 JP2C VCC[001] VCC[002] VCC[003] VCC[004] VCC[005] VCC[006] VCC[007] VCC[008] VCC[009] VCC[010] VCC[011] VCC[012] VCC[013] VCC[014] VCC[015] VCC[016] VCC[017] VCC[018] VCC[019] VCC[020] VCC[021] VCC[022] VCC[023] VCC[024] VCC[025] VCC[026] VCC[027] VCC[028] VCC[029] VCC[030] VCC[031] VCC[032] VCC[033] VCC[034] VCC[035] VCC[036] VCC[037] VCC[038] VCC[039] VCC[040] VCC[041] VCC[042] VCC[043] VCC[044] VCC[045] VCC[046] VCC[047] VCC[048] VCC[049] VCC[050] VCC[051] VCC[052] VCC[053] VCC[054] VCC[055] VCC[056] VCC[057] VCC[058] VCC[059] VCC[060] VCC[061] VCC[062] VCC[063] VCC[064] VCC[065] VCC[066] VCC[067] VCC[068] VCC[069] VCC[070] VCC[071] VCC[072] VCC[073] VCC[074] VCC[075] VCC[076] VCC[077] VCC[078] VCC[079] VCC[080] VCC[081] VCC[082] VCC[083] VCC[084] VCC[085] VCC[086] VCC[087] VCC[088] VCC[089] VCC[090] VCC[091] VCC[092] VCC[093] VCC[094] VCC[095] VCC[096] VCC[097] VCC[098] VCC[099] VCC[100] VCCP[01] VCCP[02] VCCP[03] VCCP[04] VCCP[05] VCCP[06] VCCP[07] VCCP[08] VCCP[09] VCCP[10] VCCP[11] VCCP[12] VCCP[13] VCCP[14] VCCP[15] VCCP[16] VCCA[01] VCCA[02] VID[0] VID[1] VID[2] VID[3] VID[4] VID[5] VID[6] VCCSENSE VSSSENSE . AB20 AB7 AC7 AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20 G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21 B26 C26 AD6 AF5 AE5 AF4 AE3 AF3 AE2 AF7 AE7

+CPU_CORE

DATA GRP 0

D

D

7 7 7 7

H_DSTBN#0 H_DSTBP#0 H_DINV#0 H_D#[16..31]

DATA GRP 2

H_DSTBN#2 7 H_DSTBP#2 7 H_DINV#2 7 H_D#[48..63] 7

DATA GRP 3

DATA GRP 1

+VCCP

C

C

7 7 7 R91 R90

H_DSTBN#1 H_DSTBP#1 H_DINV#1 1 1

H_DSTBN#3 7 H_DSTBP#3 7 H_DINV#3 7

1 C140 + 2 330U_V_2.5VM

MISC

Merom Ball-out Rev 1a conn@

layout note: Route TEST3 & TEST5 traces on ground referenced layer to the TPs CPU_BSEL 166B

CPU_BSEL2 0 0

CPU_BSEL1 1

CPU_BSEL0 1 0

200

1

Resistor placed within 0.5" of CPU pin.Trace should be at least 25 mils away from any other toggling signal. COMP[0,2] trace width is 18 mils. COMP[1,3] trace width is 4 mils.

CPU_VID0 CPU_VID1 CPU_VID2 CPU_VID3 CPU_VID4 CPU_VID5 CPU_VID6 VCCSENSE VSSSENSE

49 49 49 49 49 49 49

1 C412

10U_0805_10V4Z~N C409

1

2

2

VCCSENSE 49 VSSSENSE 49

Near pin B26B

Merom Ball-out Rev 1a conn@

+VCCP 1

Length match within 25 mils. The trace width/space/other is 20/7/25.

R86 1K_0402_1% V_CPU_GTLREF 2

+CPU_CORE R359 100_0402_1% 2

1

1 R85 2K_0402_1%

VCCSENSE

R360 100_0402_1% 1 2

VSSSENSE

Close to CPU pin AD26 within 500mils.A

2

Close to CPU pin within 500mils.A

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. Merom(2/3)-AGTL+/PWRLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

0.01U_0402_16V7K~N

+1.5VS

Thursday, January 10, 2008

5

of

49

5

4

3

2

5

4

3

2

1

High Frequence Decoupling10uF 0805 X5R -> 85 degree.+CPU_CORE

Place these caps inside the CPU socket cavity.( Left side on Top ).D

Place these caps inside the CPU socket.1 1 C1151 10U_0805_6.3V6M C1152 10U_0805_6.3V6M 1 C1153 10U_0805_6.3V6M 1 C1154 10U_0805_6.3V6M 1 C1155 10U_0805_6.3V6M 1 C1156 10U_0805_6.3V6M 1 C1157 10U_0805_6.3V6M 1 C1158 10U_0805_6.3V6M 1

1 C1150 10U_0805_6.3V6M

( Left side on Top ).C1159 10U_0805_6.3V6MD

2

2

2

2

2

2

2

2

2

2

JP2D A4 A8 A11 A14 A16 A19 A23 AF2 B6 B8 B11 B13 B16 B19 B21 B24 C5 C8 C11 C14 C16 C19 C2 C22 C25 D1 D4 D8 D11 D13 D16 D19 D23 D26 E3 E6 E8 E11 E14 E16 E19 E21 E24 F5 F8 F11 F13 F16 F19 F2 F22 F25 G4 G1 G23 G26 H3 H6 H21 H24 J2 J5 J22 J25 K1 K4 K23 K26 L3 L6 L21 L24 M2 M5 M22 M25 N1 N4 N23 N26 P3 VSS[001] VSS[002] VSS[003] VSS[004] VSS[005] VSS[006] VSS[007] VSS[008] VSS[009] VSS[010] VSS[011] VSS[012] VSS[013] VSS[014] VSS[015] VSS[016] VSS[017] VSS[018] VSS[019] VSS[020] VSS[021] VSS[022] VSS[023] VSS[024] VSS[025] VSS[026] VSS[027] VSS[028] VSS[029] VSS[030] VSS[031] VSS[032] VSS[033] VSS[034] VSS[035] VSS[036] VSS[037] VSS[038] VSS[039] VSS[040] VSS[041] VSS[042] VSS[043] VSS[044] VSS[045] VSS[046] VSS[047] VSS[048] VSS[049] VSS[050] VSS[051] VSS[052] VSS[053] VSS[054] VSS[055] VSS[056] VSS[057] VSS[058] VSS[059] VSS[060] VSS[061] VSS[062] VSS[063] VSS[064] VSS[065] VSS[066] VSS[067] VSS[068] VSS[069] VSS[070] VSS[071] VSS[072] VSS[073] VSS[074] VSS[075] VSS[076] VSS[077] VSS[078] VSS[079] VSS[080] VSS[081] VSS[082] VSS[083] VSS[084] VSS[085] VSS[086] VSS[087] VSS[088] VSS[089] VSS[090] VSS[091] VSS[092] VSS[093] VSS[094] VSS[095] VSS[096] VSS[097] VSS[098] VSS[099] VSS[100] VSS[101] VSS[102] VSS[103] VSS[104] VSS[105] VSS[106] VSS[107] VSS[108] VSS[109] VSS[110] VSS[111] VSS[112] VSS[113] VSS[114] VSS[115] VSS[116] VSS[117] VSS[118] VSS[119] VSS[120] VSS[121] VSS[122] VSS[123] VSS[124] VSS[125] VSS[126] VSS[127] VSS[128] VSS[129] VSS[130] VSS[131] VSS[132] VSS[133] VSS[134] VSS[135] VSS[136] VSS[137] VSS[138] VSS[139] VSS[140] VSS[141] VSS[142] VSS[143] VSS[144] VSS[145] VSS[146] VSS[147] VSS[148] VSS[149] VSS[150] VSS[151] VSS[152] VSS[153] VSS[154] VSS[155] VSS[156] VSS[157] VSS[158] VSS[159] VSS[160] VSS[161] VSS[162] VSS[163] . C212 P6 P21 P24 R2 R5 R22 R25 T1 T4 T23 T26 U3 U6 U21 U24 V2 V5 V22 V25 W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 AF21 A25 AF25

+CPU_CORE

Place these caps inside the CPU socket cavity.( Right side on Top side).

Place these caps inside the CPU socket.1 1 C1161 10U_0805_6.3V6M C1162 10U_0805_6.3V6M 1 C1163 10U_0805_6.3V6M 1 C1164 10U_0805_6.3V6M 1 C1165 10U_0805_6.3V6M 1 C1166 10U_0805_6.3V6M 1 C1167 10U_0805_6.3V6M 1 C1168 10U_0805_6.3V6M 1

1 C1160 10U_0805_6.3V6M

( Right side on Top ).C1169 10U_0805_6.3V6M

2

2

2

2

2

2

2

2

2

2

+CPU_CORE

Place these caps inside the CPU socket cavity.( Left side on Bottom ).

1 C1170 10U_0805_6.3V6M

1 C1171 10U_0805_6.3V6M

1 C1172 10U_0805_6.3V6M

1 C1173 10U_0805_6.3V6M

1 C1174 10U_0805_6.3V6M

1 C1175 10U_0805_6.3V6M

2

2

2

2

2

2

C

C

+CPU_CORE

Place these caps inside the CPU socket cavity.( Right side on Bottom ).

1 C1176 10U_0805_6.3V6M

1 C1177 10U_0805_6.3V6M

1 C1178 10U_0805_6.3V6M

1 C1179 10U_0805_6.3V6M

1 C1180 10U_0805_6.3V6M

1 C1181 10U_0805_6.3V6M

2

2

2

2

2

2

Near CPU CORE regulator

ESR 1980uF

+CPU_CORE

B

B

1 C190 + 2 C429 @

1 + 2 C207

1 + 2 C426

1 + 2

330U_V_2.5VM 330U_V_2.5VM 330U_V_2.5VM 330U_V_2.5VM

Place these inside socket cavity on L8 (North side Secondary)+VCCP

Merom Ball-out Rev 1a conn@

1 + 220U_D2_4VY_R15M 2 1 C210 0.1U_0402_10V6K 1 C209 0.1U_0402_10V6K 1 C208 0.1U_0402_10V6K 1 C185 0.1U_0402_10V6K 1 C183 0.1U_0402_10V6K 1 C184 0.1U_0402_10V6K

2

2

2

2

2

2

A

A

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. Merom(3/3)-GND&BypassRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom LA-4231P MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

6

of

49

5

4

3

2

5

4

3

2

1

5

H_D#[0..63] H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_SWNG H_RCOMP H_SCOMP H_SCOMP# 4 5 H_RESET# H_CPUSLP# H_RESET# H_CPUSLP# E2 G2 G7 M6 H7 H3 G4 F3 N8 H2 M10 N12 N9 H5 P13 K9 M2 W10 Y8 V4 M3 J1 N5 N3 W6 W9 N2 Y7 Y9 P4 W3 N1 AD12 AE3 AD9 AC9 AC7 AC14 AD11 AC11 AB2 AD7 AB1 Y3 AC6 AE2 AC5 AG3 AJ9 AH8 AJ14 AE9 AE11 AH12 AJ5 AH5 AJ6 AE7 AJ7 AJ2 AE5 AJ3 AH2 AH13 B3 C2 W1 W2 B6 E5

U4A H_D#_0 H_D#_1 H_D#_2 H_D#_3 H_D#_4 H_D#_5 H_D#_6 H_D#_7 H_D#_8 H_D#_9 H_D#_10 H_D#_11 H_D#_12 H_D#_13 H_D#_14 H_D#_15 H_D#_16 H_D#_17 H_D#_18 H_D#_19 H_D#_20 H_D#_21 H_D#_22 H_D#_23 H_D#_24 H_D#_25 H_D#_26 H_D#_27 H_D#_28 H_D#_29 H_D#_30 H_D#_31 H_D#_32 H_D#_33 H_D#_34 H_D#_35 H_D#_36 H_D#_37 H_D#_38 H_D#_39 H_D#_40 H_D#_41 H_D#_42 H_D#_43 H_D#_44 H_D#_45 H_D#_46 H_D#_47 H_D#_48 H_D#_49 H_D#_50 H_D#_51 H_D#_52 H_D#_53 H_D#_54 H_D#_55 H_D#_56 H_D#_57 H_D#_58 H_D#_59 H_D#_60 H_D#_61 H_D#_62 H_D#_63 H_SWING H_RCOMP H_SCOMP H_SCOMP# H_CPURST# H_CPUSLP# H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8 H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35 H_ADS# H_ADSTB#_0 H_ADSTB#_1 H_BNR# H_BPRI# H_BREQ# H_DEFER# H_DBSY# HPLL_CLK HPLL_CLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY# J13 B11 C11 M11 C15 F16 L13 G17 C14 K16 B13 L16 J17 B14 K19 P15 R17 B16 H20 L19 D17 M17 N16 J19 B18 E19 B17 B15 E17 C18 A19 B19 N19 G12 H17 G20 C8 E8 F12 D6 C10 AM5 AM7 H8 K7 E4 C6 G10 B7 H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 H_ADS# H_ADSTB#0 H_ADSTB#1 H_BNR# H_BPRI# H_BR0# H_DEFER# H_DBSY# CLK_MCH_BCLK CLK_MCH_BCLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY#

H_A#[3..35] 4 P36 P37 R35 N35 AR12 AR13 AM12 AN13 J12 AR37 AM36 AL36 AM37 D20

U4B RSVD1 RSVD2 RSVD3 RSVD4 RSVD5 RSVD6 RSVD7 RSVD8 RSVD9 RSVD10 RSVD11 RSVD12 RSVD13 RSVD14 M_CLK_DDR0 M_CLK_DDR1 M_CLK_DDR2 M_CLK_DDR3 M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3 DDR_CKE0_DIMMA DDR_CKE1_DIMMA DDR_CKE2_DIMMB DDR_CKE3_DIMMB DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS2_DIMMB# DDR_CS3_DIMMB# M_ODT0 M_ODT1 M_ODT2 M_ODT3 SMRCOMP SMRCOMP# SMRCOMP_VOH SMRCOMP_VOL +DDR_MCH_REF

For Crestline: 20ohm For Calero: 80.6ohmSM_CK_0 SM_CK_1 SM_CK_3 SM_CK_4 SM_CK#_0 SM_CK#_1 SM_CK#_3 SM_CK#_4 SM_CKE_0 SM_CKE_1 SM_CKE_3 SM_CKE_4 SM_CS#_0 SM_CS#_1 SM_CS#_2 SM_CS#_3 SM_ODT_0 SM_ODT_1 SM_ODT_2 SM_ODT_3 SM_RCOMP SM_RCOMP# SM_RCOMP_VOH SM_RCOMP_VOL SM_VREF_0 SM_VREF_1 AV29 BB23 BA25 AV23 AW30 BA23 AW25 AW23 BE29 AY32 BD39 BG37 BG20 BK16 BG16 BE13 BH18 BJ15 BJ14 BE16 BL15 BK14 BK31 BL31 AR49 AW4 M_CLK_DDR0 M_CLK_DDR1 M_CLK_DDR2 M_CLK_DDR3 M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3 13 13 14 14 13 13 14 14 13 13 14 14 13 13 14 14

1 R331 1K_0402_1% 2

2 C400

2

0.01U_0402_25V7K~N

2.2U_0603_106K C398

+1.8V

RSVD

1

1

SMRCOMP_VOH

D

R332 3.01K_0402_1% NA lead free SMRCOMP_VOL 2.2U_0603_106K C403 0.01U_0402_25V7K~N 2 H10 B51 BJ20 BK22 BF19 BH20 BK18 BJ18 BF23 BG23 BC23 BD24 BJ29 BE24 BH39 AW20 BK20 C48 D47 B44 C44 A35 B37 B36 B34 C34 RSVD20 RSVD21 RSVD22 RSVD23 RSVD24 RSVD25 RSVD26 RSVD27 RSVD28 RSVD29 RSVD30 RSVD31 RSVD32 RSVD33 RSVD34 RSVD35 RSVD36 RSVD37 RSVD38 RSVD39 RSVD40 RSVD41 RSVD42 RSVD43 RSVD44 RSVD45

DDR_CKE0_DIMMA DDR_CKE1_DIMMA DDR_CKE2_DIMMB DDR_CKE3_DIMMB DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS2_DIMMB# DDR_CS3_DIMMB# M_ODT0 M_ODT1 M_ODT2 M_ODT3 R328 R329 2 2 13 13 14 14

D

1

1 C404

1

R333 1K_0402_1% 2

MUXING

1

+1.8V

2

2

1 20_0402_1% 1 20_0402_1%

13 DDR_A_MA14 14 DDR_B_MA14 H_ADS# 4 H_ADSTB#0 4 H_ADSTB#1 4 H_BNR# 4 H_BPRI# 4 H_BR0# 4 H_DEFER# 4 H_DBSY# 4 CLK_MCH_BCLK 16 CLK_MCH_BCLK# 16 H_DPWR# 5 H_DRDY# 4 H_HIT# 4 H_HITM# 4 H_LOCK# 4 H_TRDY# 4 +3VS R82 PM_EXTTS#0 2 1 10K_0402_5% R83 PM_EXTTS#1 2 1 10K_0402_5%

HOST

DDR

DPLL_REF_CLK DPLL_REF_CLK# DPLL_REF_SSCLK DPLL_REF_SSCLK#

B42 C42 H48 H47 K44 K45

CLK_MCH_DREFCLK CLK_MCH_DREFCLK# MCH_SSCDREFCLK MCH_SSCDREFCLK# CLK_MCH_3GPLL CLK_MCH_3GPLL#

CLK_MCH_DREFCLK 16 CLK_MCH_DREFCLK# 16 MCH_SSCDREFCLK 16 MCH_SSCDREFCLK# 16 CLK_MCH_3GPLL 16 CLK_MCH_3GPLL# 16C

C

CLK

PEG_CLK PEG_CLK#

DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3 16 MCH_CLKSEL0 16 MCH_CLKSEL1 16 MCH_CLKSEL2 PAD PAD 9 CFG5 PAD 9 CFG7 9 CFG8 9 CFG9 PAD PAD 9 CFG12 9 CFG13 PAD PAD 9 CFG16 PAD PAD 9 CFG19 9 CFG20 MCH_CLKSEL0 MCH_CLKSEL1 MCH_CLKSEL2 T8 T9 T37 CFG5 CFG7 CFG9 T38 T40 T10 T4 T5 T39 CFG12 CFG13 CFG16 CFG19 CFG20 P27 N27 N24 C21 C23 F23 N23 G23 J20 C20 R24 L23 J23 E23 E20 K23 M20 M24 L32 N33 L35 CFG_0 CFG_1 CFG_2 CFG_3 CFG_4 CFG_5 CFG_6 CFG_7 CFG_8 CFG_9 CFG_10 CFG_11 CFG_12 CFG_13 CFG_14 CFG_15 CFG_16 CFG_17 CFG_18 CFG_19 CFG_20 DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3 DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3 DMI_TXP_0 DMI_TXP_1 DMI_TXP_2 DMI_TXP_3

AN47 AJ38 AN42 AN46 AM47 AJ39 AN41 AN45 AJ46 AJ41 AM40 AM44 AJ47 AJ42 AM39 AM43

DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3 DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3 DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3 DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3

DMI_TXN0 DMI_TXN1 DMI_TXN2 DMI_TXN3 DMI_TXP0 DMI_TXP1 DMI_TXP2 DMI_TXP3 DMI_RXN0 DMI_RXN1 DMI_RXN2 DMI_RXN3 DMI_RXP0 DMI_RXP1 DMI_RXP2 DMI_RXP3

19 19 19 19 19 19 19 19 19 19 19 19 19 19 19 19

+VCCP

R325 54.9_0402_1% 2 1

R326 54.9_0402_1% 2 1

H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3 H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3 H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3 H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4 H_RS#_0 H_RS#_1 H_RS#_2

K5 L2 AD13 AE13 M7 K3 AD2 AH11 L7 K2 AC2 AJ10 M14 E13 A11 H13 B12 E12 D7 D8

H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3 H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3 H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_RS#0 H_RS#1 H_RS#2

H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3

5 5 5 5 5 5 5 5 5 5 5 5

H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_RS#0 H_RS#1 H_RS#2 4 4 4 4 4 4 4 4

DMI

H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3

GRAPHICS VID

CFG

B

H_VREF

B9 A9

H_AVREF H_DVREF CRESTLINE_1p0 UMA@

19 PM_BMBUSY# 5,18,49 H_DPRSTP# 13 PM_EXTTS#0 14 PM_EXTTS#1 4,18 H_THERMTRIP# R56 0_0402_5% 2 1 19,49 DPRSLPVR

layout note: Route H_SCOMP and H_SCOMP# with trace width, spacing and impedance (55 ohm) same as FSB data traces Layout Note: H_RCOMP / H_VREF / H_SWNG trace width and spacing is 10/20Layout Note: +DDR_MCH_REF trace width and spacing is 20/20.

+1.8V 1

R42 1K_0402_1% +VCCP 221_0603_1% 1K_0402_1% 1 1 +DDR_MCH_REF C66 0.1U_0402_16V4Z~N 2 +VCCP

R322

1

R43 1K_0402_1% 2

R45

BJ51 BK51 BK50 BL50 BL49 BL3 BL2 BK1 BJ1 E1 A5 C51 B50 A50 A49 BK2

NC_1 NC_2 NC_3 NC_4 NC_5 NC_6 NC_7 NC_8 NC_9 NC_10 NC_11 NC_12 NC_13 NC_14 NC_15 NC_16

ME

CL_CLK CL_DATA CL_PWROK CL_RST# CL_VREF

AM49 AK50 AT43 AN49 AM50

CL_CLK0 CL_DATA0 M_PWROK CL_RST# CL_VREF

1

PM_BMBUSY# H_DPRSTP# PM_EXTTS#0 PM_EXTTS#1 PM_POK_R PLT_RST#_R THERMTRIP# DPRSLPVR

G41 L39 L36 J36 AW49 AV20 N20 G36

PM_BM_BUSY# PM_DPRSTP# PM_EXT_TS#_0 PM_EXT_TS#_1 PWROK RSTIN# THERMTRIP# DPRSLPVR

GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VR_EN

E35 A39 C38 B39 E36

T12 T42 T41 T16 T11

PAD PAD PAD PAD PAD

R678 CLK_MCH_DREFCLK 2 R679 CLK_MCH_DREFCLK# 2 R680 MCH_SSCDREFCLK 2 R681 MCH_SSCDREFCLK# 2

0_0402_5% VGA@ 1 0_0402_5% VGA@ 1 0_0402_5% VGA@ 1 0_0402_5% VGA@ 1

B

CL_VREF 1

C181 0.1U_0402_16V4Z~N 12 mil SDVO_CTRL_CLK SDVO_CTRL_DATA CLK_REQ# ICH_SYNC# TEST_1 TEST_2 H35 K36 G39 G40 A37 R32 1 R77 20K_0402_5% 1 R84 0_0402_5% 2

1 R99 392_0402_1% 2 CLKMCHREQ# MCH_ICH_SYNC# CLKMCHREQ# 16 MCH_ICH_SYNC# 19 UMA@

2

0.1U_0402_16V4Z~N H_VREF R324 24.9_0402_1% 2 1

2

H_RCOMP

H_SWNG 0.1U_0402_16V4Z~N C386 100_0402_1%

19,29,49 VGATE 19,29 PM_PWROK 17,19,22,24,28,29,34 PLT_RST#

CRESTLINE_1p0 2 1 @ R101 0_0402_5% 2 R102 PLT_RST# 1 R111

2

2

1

C391

R323

R46

2

2

2

2

2 PLT_RST#_R 100_0402_5%

2

A

2K_0402_1%

1

close to NBPM_POK_R 1 0_0402_5%

MISC

1

2

PM NC

+1.25VM_AXD

CL_CLK0 19 CL_DATA0 19 M_PWROK 19 CL_RST# 19

R100 1K_0402_1%

1

1

A

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE(1/6)-AGTL+/DMI/DDR2LA-4231PRev 0.1 Sheet1

within 100 mils from NB

Near B3 pin

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

7

of

49

5

4

3

2

5

4

3

2

1

D

D

13 DDR_A_D[0..63] DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63 AR43 AW44 BA45 AY46 AR41 AR45 AT42 AW47 BB45 BF48 BG47 BJ45 BB47 BG50 BH49 BE45 AW43 BE44 BG42 BE40 BF44 BH45 BG40 BF40 AR40 AW40 AT39 AW36 AW41 AY41 AV38 AT38 AV13 AT13 AW11 AV11 AU15 AT11 BA13 BA11 BE10 BD10 BD8 AY9 BG10 AW9 BD7 BB9 BB5 AY7 AT5 AT7 AY6 BB7 AR5 AR8 AR9 AN3 AM8 AN10 AT9 AN9 AM9 AN11

U4D SA_DQ_0 SA_DQ_1 SA_DQ_2 SA_DQ_3 SA_DQ_4 SA_DQ_5 SA_DQ_6 SA_DQ_7 SA_DQ_8 SA_DQ_9 SA_DQ_10 SA_DQ_11 SA_DQ_12 SA_DQ_13 SA_DQ_14 SA_DQ_15 SA_DQ_16 SA_DQ_17 SA_DQ_18 SA_DQ_19 SA_DQ_20 SA_DQ_21 SA_DQ_22 SA_DQ_23 SA_DQ_24 SA_DQ_25 SA_DQ_26 SA_DQ_27 SA_DQ_28 SA_DQ_29 SA_DQ_30 SA_DQ_31 SA_DQ_32 SA_DQ_33 SA_DQ_34 SA_DQ_35 SA_DQ_36 SA_DQ_37 SA_DQ_38 SA_DQ_39 SA_DQ_40 SA_DQ_41 SA_DQ_42 SA_DQ_43 SA_DQ_44 SA_DQ_45 SA_DQ_46 SA_DQ_47 SA_DQ_48 SA_DQ_49 SA_DQ_50 SA_DQ_51 SA_DQ_52 SA_DQ_53 SA_DQ_54 SA_DQ_55 SA_DQ_56 SA_DQ_57 SA_DQ_58 SA_DQ_59 SA_DQ_60 SA_DQ_61 SA_DQ_62 SA_DQ_63 CRESTLINE_1p0 SA_BS_0 SA_BS_1 SA_BS_2 SA_CAS# SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7 BB19 BK19 BF29 BL17 AT45 BD44 BD42 AW38 AW13 BG8 AY5 AN6 AT46 BE48 BB43 BC37 BB16 BH6 BB2 AP3 AT47 BD47 BC41 BA37 BA16 BH7 BC1 AP2 BJ19 BD20 BK27 BH28 BL24 BK28 BJ27 BJ25 BL28 BA28 BC19 BE28 BG30 BJ16 BE18 AY20 BA19 DDR_A_BS0 DDR_A_BS1 DDR_A_BS2 DDR_A_CAS# DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7 DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7 DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7 DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_RAS# SA_RCVEN# DDR_A_WE# DDR_A_BS#0 13 DDR_A_BS#1 13 DDR_A_BS#2 13 DDR_A_CAS# 13 DDR_A_DM[0..7] 13

14 DDR_B_D[0..63] DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63 AP49 AR51 AW50 AW51 AN51 AN50 AV50 AV49 BA50 BB50 BA49 BE50 BA51 AY49 BF50 BF49 BJ50 BJ44 BJ43 BL43 BK47 BK49 BK43 BK42 BJ41 BL41 BJ37 BJ36 BK41 BJ40 BL35 BK37 BK13 BE11 BK11 BC11 BC13 BE12 BC12 BG12 BJ10 BL9 BK5 BL5 BK9 BK10 BJ8 BJ6 BF4 BH5 BG1 BC2 BK3 BE4 BD3 BJ2 BA3 BB3 AR1 AT3 AY2 AY3 AU2 AT2

U4E SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8 SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52 SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62 SB_DQ_63 CRESTLINE_1p0 SB_BS_0 SB_BS_1 SB_BS_2 SB_CAS# SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7 SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6 SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7 SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8 SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_RAS# SB_RCVEN# SB_WE# AY17 BG18 BG36 BE17 AR50 BD49 BK45 BL39 BH12 BJ7 BF3 AW2 AT50 BD50 BK46 BK39 BJ12 BL7 BE2 AV2 AU50 BC50 BL45 BK38 BK12 BK7 BF2 AV3 BC18 BG28 BG25 AW17 BF25 BE25 BA29 BC28 AY28 BD37 BG17 BE37 BA39 BG13 AV16 AY18 BC17 DDR_B_BS0 DDR_B_BS1 DDR_B_BS2 DDR_B_CAS# DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7 DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7 DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7 DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_RAS# SB_RCVEN# T7 DDR_B_WE# DDR_B_WE# 14 DDR_B_BS#0 14 DDR_B_BS#1 14 DDR_B_BS#2 14 DDR_B_CAS# 14 DDR_B_DM[0..7] 14

DDR_A_DQS[0..7]

13

DDR_B_DQS[0..7]

14

A

C

SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6 SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7 SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8 SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_RAS# SA_RCVEN# SA_WE#

MEMORY

DDR_A_DQS#[0..7]

13

MEMORY

B

DDR_B_DQS#[0..7]

14

C

DDR_A_MA[0..13]

13

DDR_B_MA[0..13]

14

SYSTEM

DDR

DDR

SYSTEM

DDR_B_RAS# 14

DDR_A_RAS# 13 T6 DDR_A_WE# 13

B

B

A

A

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE((2/6)-DDR2 A/B CHLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

8

of

49

5

4

3

2

5

4

3

2

1

For Crestline:2.4kohm For Calero: 1.5KohmU4C 15 BIA_PWM 15 GMCH_ENBKL R81 +3VS R80 15 GMCH_EDID_CLK_LCD 15 GMCH_EDID_DAT_LCD 15 GMCH_LVDDEN 2 R94D

1 1

BIA_PWM GMCH_ENBKL 10K_0402_5% UMA@ 2 10K_0402_5% UMA@ 2 GMCH_EDID_CLK_LCD GMCH_EDID_DAT_LCD GMCH_LVDDEN 1 2.4K_0402_1% GMCH_LVDSACGMCH_LVDSAC+

J40 H39 CTRL_CLK E39 CTRL_DATA E40 C37 D35 K40 L41 L43 N41 N40 D46 C45 D44 E42 G51 E51 F49 G50 E50 F48 G44 B47 B45 E44 A47 A45

L_BKLT_CTRL L_BKLT_EN L_CTRL_CLK L_CTRL_DATA L_DDC_CLK L_DDC_DATA L_VDD_EN LVDS_IBG LVDS_VBG LVDS_VREFH LVDS_VREFL LVDSA_CLK# LVDSA_CLK LVDSB_CLK# LVDSB_CLK LVDSA_DATA#_0 LVDSA_DATA#_1 LVDSA_DATA#_2 LVDSA_DATA_0 LVDSA_DATA_1 LVDSA_DATA_2 LVDSB_DATA#_0 LVDSB_DATA#_1 LVDSB_DATA#_2 LVDSB_DATA_0 LVDSB_DATA_1 LVDSB_DATA_2

PEG_COMPI PEG_COMPO PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9 PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15 PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8 PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15 PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9 PEG_TX#_10 PEG_TX#_11 PEG_TX#_12 PEG_TX#_13 PEG_TX#_14 PEG_TX#_15 PEG_TX_0 PEG_TX_1 PEG_TX_2 PEG_TX_3 PEG_TX_4 PEG_TX_5 PEG_TX_6 PEG_TX_7 PEG_TX_8 PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15

N43 M43 J51 L51 N47 T45 T50 U40 Y44 Y40 AB51 W49 AD44 AD40 AG46 AH49 AG45 AG41 J50 L50 M47 U44 T49 T41 W45 W41 AB50 Y48 AC45 AC41 AH47 AG49 AH45 AG42 N45 U39 U47 N51 R50 T42 Y43 W46 W38 AD39 AC46 AC49 AC42 AH39 AE49 AH44 M45 T38 T46 N50 R51 U43 W42 Y47 Y39 AC38 AD47 AC50 AD43 AG39 AE50 AH43

PEGCOMP

R95 24.9_0402_1% 1 2

+VCCP

PEGCOMP trace width and spacing is 20/25 mils.

Strap Pin Table010 = FSB 800MHz CFG[2:0] FSB Freq select 011 = FSB 667MHz Others = Reserved CFG5 (DMI select) CFG6 CFG7 (CPU Strap) 0 = DMI x 2 1 = DMI x 4 Reserved 0 = Reserved 1 = Mobile CPUD

PEG_NRX_GTX_N[0..15] 34 PEG_NRX_GTX_N0 PEG_NRX_GTX_N1 PEG_NRX_GTX_N2 PEG_NRX_GTX_N3 PEG_NRX_GTX_N4 PEG_NRX_GTX_N5 PEG_NRX_GTX_N6 PEG_NRX_GTX_N7 PEG_NRX_GTX_N8 PEG_NRX_GTX_N9 PEG_NRX_GTX_N10 PEG_NRX_GTX_N11 PEG_NRX_GTX_N12 PEG_NRX_GTX_N13 PEG_NRX_GTX_N14 PEG_NRX_GTX_N15 PEG_NRX_GTX_P0 PEG_NRX_GTX_P1 PEG_NRX_GTX_P2 PEG_NRX_GTX_P3 PEG_NRX_GTX_P4 PEG_NRX_GTX_P5 PEG_NRX_GTX_P6 PEG_NRX_GTX_P7 PEG_NRX_GTX_P8 PEG_NRX_GTX_P9 PEG_NRX_GTX_P10 PEG_NRX_GTX_P11 PEG_NRX_GTX_P12 PEG_NRX_GTX_P13 PEG_NRX_GTX_P14 PEG_NRX_GTX_P15 PEG_TXN0 PEG_TXN1 PEG_TXN2 PEG_TXN3 PEG_TXN4 PEG_TXN5 PEG_TXN6 PEG_TXN7 PEG_TXN8 PEG_TXN9 PEG_TXN10 PEG_TXN11 PEG_TXN12 PEG_TXN13 PEG_TXN14 PEG_TXN15 PEG_TXP0 PEG_TXP1 PEG_TXP2 PEG_TXP3 PEG_TXP4 PEG_TXP5 PEG_TXP6 PEG_TXP7 PEG_TXP8 PEG_TXP9 PEG_TXP10 PEG_TXP11 PEG_TXP12 PEG_TXP13 PEG_TXP14 PEG_TXP15 C568 C537 C538 C539 C540 C541 C542 C543 C544 C545 C546 C547 C548 C549 C550 C551 C552 C553 C554 C555 C556 C557 C558 C559 C560 C561 C562 C563 C564 C565 C566 C567 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K VGA@ 0.1U_0402_16V7K PEG_NTX_GRX_N0 PEG_NTX_GRX_N1 PEG_NTX_GRX_N2 PEG_NTX_GRX_N3 PEG_NTX_GRX_N4 PEG_NTX_GRX_N5 PEG_NTX_GRX_N6 PEG_NTX_GRX_N7 PEG_NTX_GRX_N8 PEG_NTX_GRX_N9 PEG_NTX_GRX_N10 PEG_NTX_GRX_N11 PEG_NTX_GRX_N12 PEG_NTX_GRX_N13 PEG_NTX_GRX_N14 PEG_NTX_GRX_N15 PEG_NTX_GRX_P0 PEG_NTX_GRX_P1 PEG_NTX_GRX_P2 PEG_NTX_GRX_P3 PEG_NTX_GRX_P4 PEG_NTX_GRX_P5 PEG_NTX_GRX_P6 PEG_NTX_GRX_P7 PEG_NTX_GRX_P8 PEG_NTX_GRX_P9 PEG_NTX_GRX_P10 PEG_NTX_GRX_P11 PEG_NTX_GRX_P12 PEG_NTX_GRX_P13 PEG_NTX_GRX_P14 PEG_NTX_GRX_P15

15 GMCH_LVDSAC15 GMCH_LVDSAC+

*

LVDS

15 GMCH_LVDSA015 GMCH_LVDSA115 GMCH_LVDSA215 GMCH_LVDSA0+ 15 GMCH_LVDSA1+ 15 GMCH_LVDSA2+

GMCH_LVDSA0GMCH_LVDSA1GMCH_LVDSA2GMCH_LVDSA0+ GMCH_LVDSA1+ GMCH_LVDSA2+

GRAPHICS

PEG_NRX_GTX_P[0..15] 34

* * *

CFG8 (Low power PCIE) CFG9 (PCIE Graphics Lane Reversal) CFG[11:10]PEG_NTX_GRX_N[0..15] 34

0 = Normal mode 1 = Low Power mode 0 = Reverse Lane 1 = Normal Operation Reserved 00 01 10 11 = Reserved = XOR Mode Enabled = All Z Mode Enabled = Normal Operation(Default)

PCI-EXPRESS

CFG[13:12] (XOR/ALLZ)

C

1 75_0402_1% 1 75_0402_1% 1 75_0402_1%

2 2 R65 2 R67 R68

E27 G27 K27 F27 J27 L27 M35 P33

TVA_DAC TVB_DAC TVC_DAC TVA_RTN TVB_RTN TVC_RTN TV_DCONSEL_0 TV_DCONSEL_1

*C

TV

CFG[15:14] CFG16 (FSB Dynamic ODT)

Reserved 0 = Disabled 1 = Enabled

* *

15 15 15

CRT_B CRT_G CRT_R

CRT_B CRT_G CRT_R R74 1 2 150_0402_1% UMA@ R76 1 2 150_0402_1% UMA@ R75 1 2 150_0402_1% UMA@

CFG[18:17]PEG_NTX_GRX_P[0..15] 34

Reserved 0 = No SDVO Device Present 1 = SDVO Device Present 0 = Normal Operation (Lane number in Order) 1 = Reverse Lane

SDVO_CTRLDATA

H32 G32 K29 J29 F29 E29 K33 G35 F33 C32 E33 1

CRT_BLUE CRT_BLUE# CRT_GREEN CRT_GREEN# CRT_RED CRT_RED# CRT_DDC_CLK CRT_DDC_DATA CRT_HSYNC CRT_TVO_IREF CRT_VSYNC

CFG19 (DMI Lane Reversal)

* *

VGA

15 15 15 15

3VDDCCL 3VDDCDA CRT_HSYNC CRT_VSYNC

3VDDCCL 3VDDCDA CRT_HSYNC CRT_VSYNC 2 2 1.3K_0402_1%

CFG20 (PCIE/SDVO concurrent)

0 = Only PCIE or SDVO is operational. 1 = PCIE/SDVO are operating simu.R66 R58 R59 R55 R57 R63 R70

7 7 7 7 7 7

CFG5 CFG7 CFG8 CFG9 CFG12 CFG13 CFG16

1 1 1 1 1 1 1

2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1%

1

1

For Crestline:1.3kohm For Calero: 255ohm

+3VS CTRL_CLK R483 UMA@ 1 2 GMCH_EDID_CLK_LCD 2.2K_0402_5% R484 UMA@ 1 2 GMCH_EDID_DAT_LCD 2 2 2.2K_0402_5% 0_0402_5% R682 VGA@ 0_0402_5% R684 VGA@ 2 2 CTRL_DATA R74 R76 R75

2

B

0_0402_5% R676 VGA@

0_0402_5% R675 VGA@

R334 CRESTLINE_1p0

B

7

CFG[17:3] have internal pull up CFG[19:18] have internal pull down0_0402_5% R683 VGA@

0_0402_5%VGA@

0_0402_5%VGA@

0_0402_5%VGA@ 7 7 CFG19 CFG20 R72 R73 1 1

+3VS

1

1

1

0_0402_5% R677 VGA@

1

2 @ 4.02K_0402_1% 2 @ 4.02K_0402_1%A

A

Note: CRT / TV-out should route to JP30 first then to the JP1 & JP2 on system side.Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE((3/6)-VGA/LVDS/TVLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

9

of

49

5

4

3

2

5

4

3

2

1

+3VS +3VS_DAC_BG +3VS BLM18PG181SN1D_0603 2 1 L10 UMA@ UMA@ UMA@ 4.7U_0805_10V4Z~N C405

VCCSYNC R92 UMA@ 2 1 0_0603_5%

1C141 UMA@ 0.1U_0402_16V4Z~N U4H +1.25VS_DPLLB +VCCP UMA@ L14 10U_FLC-453232-100K_0.25A_10% +V1.25VS_AXF +1.25VS

UMA@

C370

CRT

C384

0.022U_0402_16V7K~N

0.1U_0402_16V4Z~N C406

1

1

1

2C408

1

2

+1.25VS

11U_0603_10V4Z

2R330 0_0603_5%

0.1U_0402_16V4Z~N

10U_0805_10V4Z~N

22U_0805_6.3VAM

2

2

2

J32+3VS_DAC_CRT

VCCSYNC VCCA_CRT_DAC_1 VCCA_CRT_DAC_2 VCCA_DAC_BG VSSA_DAC_BG

A33 B33 A30 B32 B49 H49 AL2 AM2

D

+3VS_DAC_CRT

+3VS UMA@

+3VS_DAC_BG

BLM18PG181SN1D_0603 2 1 L11 UMA@ 0.1U_0402_16V4Z~N C407 +1.25VS_DPLLA +1.25VS_DPLLB +1.25VM_HPLL +1.25VM_MPLL +1.8V_TXLVDS C411

1

1

VCCA_DPLLA VCCA_DPLLB

2

2

VCCA_HPLL VCCA_MPLL VCCA_LVDS VSSA_LVDS

A41 1 C413 1000P_0402_50V7K~N B41UMA@ 2

A LVDS

VTT_1 VTT_2 VTT_3 VTT_4 VTT_5 VTT_6 VTT_7 VTT_8 VTT_9 VTT_10 VTT_11 VTT_12 VTT_13 VTT_14 VTT_15 VTT_16 VTT_17 VTT_18 VTT_19 VTT_20 VTT_21 VTT_22

U13 U12 U11 U9 U8 U7 U5 U3 U2 U1 T13 T11 T10 T9 T7 T6 T5 T3 T2 R3 R2 R1 AT23 AU28 AU24 AT29 AT25 AT30 AR29 B23 B21 A21 AJ50 BK24 BK23 BJ24 BJ23

330U_V_2.5VM 4.7U_0805_10V4Z~N

1

1C178 UMA@

1

1

C174

C394

C397

1+

1

UMA@

2

2

2

2D

2

2

AXD

A PEG

AXF

C

+1.25VS

C68 150U_B2_6.3VM_R45M

+

1C82 22U_0805_6.3V4Z C83 4.7U_0805_6.3V6K

1C72

1

SM CK

1 2 0_0805_5% 1

2R71

2

2

+1.25VM_A_SM_CK 22U_0805_6.3V4Z 1U_0402_6.3V4Z 1U_0603_10V4Z

2 1U_0603_10V4Z

AT22 AT21 AT19 AT18 AT17 AR17 AR16 BC29 BB29

VCCA_SM_7 VCCA_SM_8 VCCA_SM_9 VCCA_SM_10 VCCA_SM_11 VCCA_SM_NCTF_1 VCCA_SM_NCTF_2 VCCA_SM_CK_1 VCCA_SM_CK_2 VCCA_TVA_DAC_1 VCCA_TVA_DAC_2 VCCA_TVB_DAC_1 VCCA_TVB_DAC_2 VCCA_TVC_DAC_1 VCCA_TVC_DAC_2 VCCD_CRT VCCD_TVDAC VCCD_QDAC VCCD_HPLL VCCD_PEG_PLL VCCD_LVDS_1 VCCD_LVDS_2

A SM

2 1 0_0603_5%@

A CK

HV

PEG

+3VS_TVDACC

TV

+1.5VS_TVDAC

D TV/CRT

+1.5VS_QDAC +1.25VM_HPLL +1.25VS_PEGPLL +1.8V_LVDS

N28 AN2 U48 J41 H42

DMI

VTTLF

LVDS

0.022U_0402_16V7K~N

VTT

PLL

C383

C373

C56

+3VS_TVDACAB

+3VS_TVDACB R62

+3VS_TVDACCA

UMA@ C401 0.022U_0402_16V7K~N C116 0.022U_0402_16V7K~N C113 0.022U_0402_16V7K~N

+1.25VS_DMI 0.47U_0603_10V7K 4.7U_0805_10V4Z~N 2.2U_0805_16V4Z

+1.25VS

+1.8V_SM_CK R327 1 2 0_0805_5%

+1.8V 0.1U_0402_16V4Z~N

1

1

1

10.1U_0402_16V4Z~N C180

222U_0805_6.3V4Z R103 0_0603_5%

10U_0603_6.3V6M

1C396

1C395

2

2

2

1

C399

1

2

2

2

2+1.25VM_AXD R60 1 2 0_0805_5% 1U_0603_10V4Z 10U_0805_10V4Z~N +1.25VS

+3VS_PEG_BG +3VS R97 1 2 0_0805_5%

K50 1 K4920 mils

VCCA_PEG_BG VSSA_PEG_BG VCCA_PEG_PLL VCCA_SM_1 VCCA_SM_2 VCCA_SM_3 VCCA_SM_4 VCCA_SM_5

C175 0.1U_0402_16V4Z~N 2

VCC_AXD_1 VCC_AXD_2 VCC_AXD_3 VCC_AXD_4 VCC_AXD_5 VCC_AXD_6 VCC_AXD_NCTF VCC_AXF_1 VCC_AXF_2 VCC_AXF_3 VCC_DMI

1

1

+1.25VS_PEGPLL L12 BLM18PG121SN1D_0603 2 1 0.1U_0402_16V4Z~N 10U_0805_10V4Z~N

C87

C88

+1.25VS

+1.5VS_TVDAC R64 1 2 0_0805_5%

+1.5VS

2

2

C114 0.022U_0402_16V7K~N

0.1U_0402_16V4Z~N

+1.25VS_PEGPLL

U51 AW18 AV19 AU19 AU18 AU17

1

1

1C115

1

C176

C179

+V1.25VS_AXF

POWER

2

2

2

2

R50

+1.25VM_A_SM 0317 change value

+1.25VS_DMI +1.8V_SM_CK

C

VCC_SM_CK_1 VCC_SM_CK_2 VCC_SM_CK_3 VCC_SM_CK_4

+1.25VM_HPLL +1.25VS_DPLLA L13 L29 UMA@ 2 +1.25VS +1.25VS

VCC_TX_LVDS VCC_HV_1 VCC_HV_2

A43 C40 B40

+1.8V_TXLVDS 10U_0805_10V4Z~N +3VS_HV

1 1+ C191 220U_D2_4VY_R15M 0.1U_0402_16V4Z~N UMA@

2 1 MBK2012121YZF_0805C380 0.1U_0402_16V4Z~N

1 UMA@C173

1

10U_FLC-453232-100K_0.25A_10% UMA@

0.1U_0402_16V4Z~N

@ C122

1

1

C182

1

1

1

1

+3VS_TVDACA +3VS_TVDACB

2

2

2

2

C25 B25 C27 B27 B28 A28

C381 10U_0805_10V4Z~N

R54

2 1 0_0603_5% UMA@

C103

C104

C123

VGA@ R674 0_0402_5% 2 1 M32 2 1 R673 0_0402_5% UMA@ L29

VCC_PEG_1 VCC_PEG_2 VCC_PEG_3 VCC_PEG_4 VCC_PEG_5

AD51 W50 W51 V49 V50 AH50 AH51

+VCC_PEG

1

2

2

2

2

2

C410

2

0.1U_0402_16V4Z~N

VCC_RXR_DMI_1 VCC_RXR_DMI_2 VTTLF1 VTTLF2 VTTLF3

+VCCP +VCC_PEG

+1.25VM_MPLL L9 +1.25VS

20milsA7 F2 AH10.47U_0603_10V7K C382 0.47U_0603_10V7K C385 0.47U_0603_10V7K C65

2 1 MBK2012121YZF_080510U_0805_10V4Z~N

1+ C417 220U_D2_4VY_R15M

1

C63 Take off 0ohm 0805 because Layout 0.1U_0402_16V4Z~N

1

1

C416

C62 10U_0805_10V4Z~N

1

1

1

2

2

2

2

+3VS

CRESTLINE_1p0

UMA@

2

2

2

B

UMA@

0.1U_0402_16V4Z~N UMA@

1

1

C402 C96 C95

+VCCP_D

2

2

D7 +VCCP +3VS +1.5VS_QDAC +3VS UMA@ C97 0.022U_0402_16V7K~N R69 +1.5VS

2

1

R79 2 1 10_0402_5%

R93 2 1 0_0402_5%

+3VS_HV

CH751H-40PT_SOD323-2

2 1 0_0603_5% UMA@

2 1 0_0603_5% UMA@

UMA@

0.1U_0402_16V4Z~N UMA@

1C98

1

40 mils

+1.8V_TXLVDS R349

0.1U_0402_16V4Z~N UMA@

C406

C402

C95

C186

C413

U4

VGA@

1

1

2

2

1000P_0402_50V7K~N

2

2

2 1 0_0603_5% UMA@

+1.8V

1C414 UMA@

1C418

+ 220U_D2_4VY_R15M

0_0402_5%VGA@ UMA@ C407

0_0402_5%VGA@ C96

0_0402_5%VGA@ C98

0_0603_5%VGA@ C174

0_0402_5%VGA@ C141

CRESTLINE_1p0

2

2

C173

+3VS R53

+1.8V_LVDS R109 UMA@ C187 10U_0805_10V4Z~N

A

2 1 0_0603_5% UMA@

UMA@

1

1

1

1UMA@

2 1 0_0603_5% UMA@

+1.8V

0_0402_5%VGA@

0_0402_5%VGA@

0_0402_5%VGA@

0_0402_5%VGA@

0_0402_5%VGA@

0_0402_5%VGA@

0.1U_0402_16V4Z~N UMA@

C186 1U_0603_10V4Z

2

2

2

2

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE(4/6)-PWRLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Custom DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

10

of

49

5

4

3

2

5

4

3

2

1

+VCCP U4G AT35 AT34 AH28 AC32 AC31 AK32 AJ31 AJ28 AH32 AH31 AH29 AF32 VSS_NCTF_1 VSS_NCTF_2 VSS_NCTF_3 VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6 VSS_NCTF_7 VSS_NCTF_8 VSS_NCTF_9 VSS_NCTF_10 VSS_NCTF_11 VSS_NCTF_12 VSS_NCTF_13 VSS_NCTF_14 VSS_NCTF_15 VSS_NCTF_16 VSS_NCTF_17 VSS_NCTF_18 VSS_NCTF_19 VSS_NCTF_20 VSS_NCTF_21 T27 T37 U24 U28 V31 V35 AA19 AB17 AB35 AD19 AD37 AF17 AF35 AK17 AM17 AM24 AP26 AP28 AR15 AR19 AR28 R78 1 2 0_0603_5% VCC_1 VCC_2 VCC_3 VCC_5 VCC_4 VCC_6 VCC_7 VCC_8 VCC_9 VCC_10 VCC_11 VCC_12 +VCCP

+VCCPD

1 + C374 2

1

1

1

1

2

2

C

AB33 AB36 AB37 AC33 AC35 AC36 AD35 AD36 AF33 AF36 AH33 AH35 AH36 AH37 AJ33 AJ35 AK33 AK35 AK36 AK37 AD33 AJ36 AM35 AL33 AL35 AA33 AA35 AA36 AP35 AP36 AR35 AR36 Y32 Y33 Y35 Y36 Y37 T30 T34 T35 U29 U31 U32 U33 U35 U36 V32 V33 V36 V37

VCC_NCTF_1 VCC_NCTF_2 VCC_NCTF_3 VCC_NCTF_4 VCC_NCTF_5 VCC_NCTF_6 VCC_NCTF_7 VCC_NCTF_8 VCC_NCTF_9 VCC_NCTF_10 VCC_NCTF_11 VCC_NCTF_12 VCC_NCTF_13 VCC_NCTF_14 VCC_NCTF_15 VCC_NCTF_16 VCC_NCTF_17 VCC_NCTF_18 VCC_NCTF_19 VCC_NCTF_20 VCC_NCTF_21 VCC_NCTF_22 VCC_NCTF_23 VCC_NCTF_24 VCC_NCTF_25 VCC_NCTF_26 VCC_NCTF_27 VCC_NCTF_28 VCC_NCTF_29 VCC_NCTF_30 VCC_NCTF_31 VCC_NCTF_32 VCC_NCTF_33 VCC_NCTF_34 VCC_NCTF_35 VCC_NCTF_36 VCC_NCTF_37 VCC_NCTF_38 VCC_NCTF_39 VCC_NCTF_40 VCC_NCTF_41 VCC_NCTF_42 VCC_NCTF_43 VCC_NCTF_44 VCC_NCTF_45 VCC_NCTF_46 VCC_NCTF_47 VCC_NCTF_48 VCC_NCTF_49 VCC_NCTF_50

VCC CORE

2

2

U4F

R30

VCC_13

2

2

+1.8V 160mil 0.01U_0402_16V7K~N C147 330U_V_2.5VM AU32 AU33 AU35 AV33 AW33 AW35 AY35 BA32 BA33 BA35 BB33 BC32 BC33 BC35 BD32 BD35 BE32 BE33 BE35 BF33 BF34 BG32 BG33 BG35 BH32 BH34 BH35 BJ32 BJ33 BJ34 BK32 BK33 BK34 BK35 BL33 AU30 VCC_SM_1 VCC_SM_2 VCC_SM_3 VCC_SM_4 VCC_SM_5 VCC_SM_6 VCC_SM_7 VCC_SM_8 VCC_SM_9 VCC_SM_10 VCC_SM_11 VCC_SM_12 VCC_SM_13 VCC_SM_14 VCC_SM_15 VCC_SM_16 VCC_SM_17 VCC_SM_18 VCC_SM_19 VCC_SM_20 VCC_SM_21 VCC_SM_22 VCC_SM_23 VCC_SM_24 VCC_SM_25 VCC_SM_26 VCC_SM_27 VCC_SM_28 VCC_SM_29 VCC_SM_30 VCC_SM_31 VCC_SM_32 VCC_SM_33 VCC_SM_34 VCC_SM_35 VCC_SM_36

POWER22U_0805_6.3V4Z 22U_0805_6.3V4Z C165

VCC NCTF

1 + 2

C148

1

1

2

2

2

1

VSS SCB

VSS_SCB1 VSS_SCB2 VSS_SCB3 VSS_SCB4 VSS_SCB5 VSS_SCB6

A3 B2 C1 BL1 BL51 A51

+VCCP 10U_0805_10V4Z~N 10U_0805_10V4Z~N C162 1 1 AL24 AL26 AL28 AM26 AM28 AM29 AM31 AM32 AM33 AP29 AP31 AP32 AP33 AL29 AL31 AL32 AR31 AR32 AR33

VCC AXM

VCC AXM NCTF

2

2

B

330U_V_2.5VM

10U_0805_10V4Z~N

1

1

1

1

1

VCC GFX

VCC_AXM_NCTF_1 VCC_AXM_NCTF_2 VCC_AXM_NCTF_3 VCC_AXM_NCTF_4 VCC_AXM_NCTF_5 VCC_AXM_NCTF_6 VCC_AXM_NCTF_7 VCC_AXM_NCTF_8 VCC_AXM_NCTF_9 VCC_AXM_NCTF_10 VCC_AXM_NCTF_11 VCC_AXM_NCTF_12 VCC_AXM_NCTF_13 VCC_AXM_NCTF_14 VCC_AXM_NCTF_15 VCC_AXM_NCTF_16 VCC_AXM_NCTF_17 VCC_AXM_NCTF_18 VCC_AXM_NCTF_19

VCC_AXM_1 VCC_AXM_2 VCC_AXM_3 VCC_AXM_4 VCC_AXM_5 VCC_AXM_6 VCC_AXM_7

AT33 AT31 AK29 AK24 AK23 AJ26 AJ23

+VCCP

+VCCP 10U_0805_10V4Z~N 1 C78 1U_0603_10V4Z 1 C57 + C100 1 C79 1 C80 1 0.1U_0402_16V4Z~N

2 UMA@

2 UMA@

2 UMA@

2 UMA@

2 UMA@

CRESTLINE_1p0

UMA@

VCC SM LF

2

2

2

R20 T14 W13 W14 Y12 AA20 AA23 AA26 AA28 AB21 AB24 AB29 AC20 AC21 AC23 AC24 AC26 AC28 AC29 AD20 AD23 AD24 AD28 AF21 AF26 AA31 AH20 AH21 AH23 AH24 AH26 AD31 AJ20 AN14

VCC_AXG_1 VCC_AXG_2 VCC_AXG_3 VCC_AXG_4 VCC_AXG_5 VCC_AXG_6 VCC_AXG_7 VCC_AXG_8 VCC_AXG_9 VCC_AXG_10 VCC_AXG_11 VCC_AXG_12 VCC_AXG_13 VCC_AXG_14 VCC_AXG_15 VCC_AXG_16 VCC_AXG_17 VCC_AXG_18 VCC_AXG_19 VCC_AXG_20 VCC_AXG_21 VCC_AXG_22 VCC_AXG_23 VCC_AXG_24 VCC_AXG_25 VCC_AXG_26 VCC_AXG_27 VCC_AXG_28 VCC_AXG_29 VCC_AXG_30 VCC_AXG_31 VCC_AXG_32 VCC_AXG_33 VCC_AXG_34

VCC GFX NCTF

POWER

VCC_AXG_NCTF_1 VCC_AXG_NCTF_2 VCC_AXG_NCTF_3 VCC_AXG_NCTF_4 VCC_AXG_NCTF_5 VCC_AXG_NCTF_6 VCC_AXG_NCTF_7 VCC_AXG_NCTF_8 VCC_AXG_NCTF_9 VCC_AXG_NCTF_10 VCC_AXG_NCTF_11 VCC_AXG_NCTF_12 VCC_AXG_NCTF_13 VCC_AXG_NCTF_14 VCC_AXG_NCTF_15 VCC_AXG_NCTF_16 VCC_AXG_NCTF_17 VCC_AXG_NCTF_18 VCC_AXG_NCTF_19 VCC_AXG_NCTF_20 VCC_AXG_NCTF_21 VCC_AXG_NCTF_22 VCC_AXG_NCTF_23 VCC_AXG_NCTF_24 VCC_AXG_NCTF_25 VCC_AXG_NCTF_26 VCC_AXG_NCTF_27 VCC_AXG_NCTF_28 VCC_AXG_NCTF_29 VCC_AXG_NCTF_30 VCC_AXG_NCTF_31 VCC_AXG_NCTF_32 VCC_AXG_NCTF_33 VCC_AXG_NCTF_34 VCC_AXG_NCTF_35 VCC_AXG_NCTF_36 VCC_AXG_NCTF_37 VCC_AXG_NCTF_38 VCC_AXG_NCTF_39 VCC_AXG_NCTF_40 VCC_AXG_NCTF_41 VCC_AXG_NCTF_42 VCC_AXG_NCTF_43 VCC_AXG_NCTF_44 VCC_AXG_NCTF_45 VCC_AXG_NCTF_46 VCC_AXG_NCTF_47 VCC_AXG_NCTF_48 VCC_AXG_NCTF_49 VCC_AXG_NCTF_50 VCC_AXG_NCTF_51 VCC_AXG_NCTF_52 VCC_AXG_NCTF_53 VCC_AXG_NCTF_54 VCC_AXG_NCTF_55 VCC_AXG_NCTF_56 VCC_AXG_NCTF_57 VCC_AXG_NCTF_58 VCC_AXG_NCTF_59 VCC_AXG_NCTF_60 VCC_AXG_NCTF_61 VCC_AXG_NCTF_62 VCC_AXG_NCTF_63 VCC_AXG_NCTF_64 VCC_AXG_NCTF_65 VCC_AXG_NCTF_66 VCC_AXG_NCTF_67 VCC_AXG_NCTF_68 VCC_AXG_NCTF_69 VCC_AXG_NCTF_70 VCC_AXG_NCTF_71 VCC_AXG_NCTF_72 VCC_AXG_NCTF_73 VCC_AXG_NCTF_74 VCC_AXG_NCTF_75 VCC_AXG_NCTF_76 VCC_AXG_NCTF_77 VCC_AXG_NCTF_78 VCC_AXG_NCTF_79 VCC_AXG_NCTF_80 VCC_AXG_NCTF_81 VCC_AXG_NCTF_82 VCC_AXG_NCTF_83

T17 T18 T19 T21 T22 T23 T25 U15 U16 U17 U19 U20 U21 U23 U26 V16 V17 V19 V20 V21 V23 V24 Y15 Y16 Y17 Y19 Y20 Y21 Y23 Y24 Y26 Y28 Y29 AA16 AA17 AB16 AB19 AC16 AC17 AC19 AD15 AD16 AD17 AF16 AF19 AH15 AH16 AH17 AH19 AJ16 AJ17 AJ19 AK16 AK19 AL16 AL17 AL19 AL20 AL21 AL23 AM15 AM16 AM19 AM20 AM21 AM23 AP15 AP16 AP17 AP19 AP20 AP21 AP23 AP24 AR20 AR21 AR23 AR24 AR26 V26 V28 V29 Y31

370mil 0.1U_0402_16V4Z~N C99 UMA@ 1 1 UMA@ 0.47U_0603_10V7K C86 UMA@ 1 C101D

2

0.22U_0402_10V4Z~N

VCC SM

22U_0805_6.3V4Z 220U_D2_4VY_R15M

0.22U_0402_10V4Z~N C118

0.22U_0402_10V4Z~N C143

VSS NCTF

0.1U_0402_16V4Z~N C119

C120 C121

C164

C

B

C144 0.22U_0402_10V4Z~N

0.22U_0402_10V4Z~N

C142 0.1U_0402_16V4Z~N

C117 0.1U_0402_16V4Z~N

C102 0.1U_0402_16V4Z~N

2

2

C161

VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7

AW45 VCCSM_LF1 BC39 VCCSM_LF2 BE39 VCCSM_LF3 BD17 VCCSM_LF4 BD4 VCCSM_LF5 AW8 VCCSM_LF6 AT6 VCCSM_LF7 1

C70 0.1U_0402_16V4Z~N

C71 0.1U_0402_16V4Z~N

C67

C81

C146 0.47U_0402_6.3V6K

C145 1U_0603_10V4Z

C163 1U_0603_10V4Z

1

1

1

1

1

1

0.22U_0603_10V7K~N

0.22U_0603_10V7K~N

2

2

2

2

2

2

2

A

A

CRESTLINE_1p0

UMA@

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE((5/6)-PWR/GNDLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

11

of

49

5

4

3

2

5

4

3

2

1

U4I A13 A15 A17 A24 AA21 AA24 AA29 AB20 AB23 AB26 AB28 AB31 AC10 AC13 AC3 AC39 AC43 AC47 AD1 AD21 AD26 AD29 AD3 AD41 AD45 AD49 AD5 AD50 AD8 AE10 AE14 AE6 AF20 AF23 AF24 AF31 AG2 AG38 AG43 AG47 AG50 AH3 AH40 AH41 AH7 AH9 AJ11 AJ13 AJ21 AJ24 AJ29 AJ32 AJ43 AJ45 AJ49 AK20 AK21 AK26 AK28 AK31 AK51 AL1 AM11 AM13 AM3 AM4 AM41 AM45 AN1 AN38 AN39 AN43 AN5 AN7 AP4 AP48 AP50 AR11 AR2 AR39 AR44 AR47 AR7 AT10 AT14 AT41 AT49 AU1 AU23 AU29 AU3 AU36 AU49 AU51 AV39 AV48 AW1 AW12 AW16 VSS_1 VSS_2 VSS_3 VSS_4 VSS_5 VSS_6 VSS_7 VSS_8 VSS_9 VSS_10 VSS_11 VSS_12 VSS_13 VSS_14 VSS_15 VSS_16 VSS_17 VSS_18 VSS_19 VSS_20 VSS_21 VSS_22 VSS_23 VSS_24 VSS_25 VSS_26 VSS_27 VSS_28 VSS_29 VSS_30 VSS_31 VSS_32 VSS_33 VSS_34 VSS_35 VSS_36 VSS_37 VSS_38 VSS_39 VSS_40 VSS_41 VSS_42 VSS_43 VSS_44 VSS_45 VSS_46 VSS_47 VSS_48 VSS_49 VSS_50 VSS_51 VSS_52 VSS_53 VSS_54 VSS_55 VSS_56 VSS_57 VSS_58 VSS_59 VSS_60 VSS_61 VSS_62 VSS_63 VSS_64 VSS_65 VSS_66 VSS_67 VSS_68 VSS_69 VSS_70 VSS_71 VSS_72 VSS_73 VSS_74 VSS_75 VSS_76 VSS_77 VSS_78 VSS_79 VSS_80 VSS_81 VSS_82 VSS_83 VSS_84 VSS_85 VSS_86 VSS_87 VSS_88 VSS_89 VSS_90 VSS_91 VSS_92 VSS_93 VSS_94 VSS_95 VSS_96 VSS_97 VSS_98 VSS_99 VSS_100 VSS_101 VSS_102 VSS_103 VSS_104 VSS_105 VSS_106 VSS_107 VSS_108 VSS_109 VSS_110 VSS_111 VSS_112 VSS_113 VSS_114 VSS_115 VSS_116 VSS_117 VSS_118 VSS_119 VSS_120 VSS_121 VSS_122 VSS_123 VSS_124 VSS_125 VSS_126 VSS_127 VSS_128 VSS_129 VSS_130 VSS_131 VSS_132 VSS_133 VSS_134 VSS_135 VSS_136 VSS_137 VSS_138 VSS_139 VSS_140 VSS_141 VSS_142 VSS_143 VSS_144 VSS_145 VSS_146 VSS_147 VSS_148 VSS_149 VSS_150 VSS_151 VSS_152 VSS_153 VSS_154 VSS_155 VSS_156 VSS_157 VSS_158 VSS_159 VSS_160 VSS_161 VSS_162 VSS_163 VSS_164 VSS_165 VSS_166 VSS_167 VSS_168 VSS_169 VSS_170 VSS_171 VSS_172 VSS_173 VSS_174 VSS_175 VSS_176 VSS_177 VSS_178 VSS_179 VSS_180 VSS_181 VSS_182 VSS_183 VSS_184 VSS_185 VSS_186 VSS_187 VSS_188 VSS_189 VSS_190 VSS_191 VSS_192 VSS_193 VSS_194 VSS_195 VSS_196 VSS_197 VSS_198 AW24 AW29 AW32 AW5 AW7 AY10 AY24 AY37 AY42 AY43 AY45 AY47 AY50 B10 B20 B24 B29 B30 B35 B38 B43 B46 B5 B8 BA1 BA17 BA18 BA2 BA24 BB12 BB25 BB40 BB44 BB49 BB8 BC16 BC24 BC25 BC36 BC40 BC51 BD13 BD2 BD28 BD45 BD48 BD5 BE1 BE19 BE23 BE30 BE42 BE51 BE8 BF12 BF16 BF36 BG19 BG2 BG24 BG29 BG39 BG48 BG5 BG51 BH17 BH30 BH44 BH46 BH8 BJ11 BJ13 BJ38 BJ4 BJ42 BJ46 BK15 BK17 BK25 BK29 BK36 BK40 BK44 BK6 BK8 BL11 BL13 BL19 BL22 BL37 BL47 C12 C16 C19 C28 C29 C33 C36 C41

U4J C46 C50 C7 D13 D24 D3 D32 D39 D45 D49 E10 E16 E24 E28 E32 E47 F19 F36 F4 F40 F50 G1 G13 G16 G19 G24 G28 G29 G33 G42 G45 G48 G8 H24 H28 H4 H45 J11 J16 J2 J24 J28 J33 J35 J39 K12 K47 K8 L1 L17 L20 L24 L28 L3 L33 L49 M28 M42 M46 M49 M5 M50 M9 N11 N14 N17 N29 N32 N36 N39 N44 N49 N7 P19 P2 P23 P3 P50 R49 T39 T43 T47 U41 U45 U50 V2 V3 VSS_199 VSS_200 VSS_201 VSS_202 VSS_203 VSS_204 VSS_205 VSS_206 VSS_207 VSS_208 VSS_209 VSS_210 VSS_211 VSS_212 VSS_213 VSS_214 VSS_215 VSS_216 VSS_217 VSS_218 VSS_219 VSS_220 VSS_221 VSS_222 VSS_223 VSS_224 VSS_225 VSS_226 VSS_227 VSS_228 VSS_229 VSS_230 VSS_231 VSS_232 VSS_233 VSS_234 VSS_235 VSS_236 VSS_237 VSS_238 VSS_239 VSS_240 VSS_241 VSS_242 VSS_243 VSS_245 VSS_246 VSS_247 VSS_248 VSS_249 VSS_250 VSS_251 VSS_252 VSS_253 VSS_254 VSS_255 VSS_256 VSS_257 VSS_258 VSS_259 VSS_260 VSS_261 VSS_262 VSS_263 VSS_264 VSS_265 VSS_266 VSS_267 VSS_268 VSS_269 VSS_270 VSS_271 VSS_272 VSS_273 VSS_274 VSS_275 VSS_276 VSS_277 VSS_278 VSS_279 VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 CRESTLINE_1p0 UMA@ VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296 VSS_297 VSS_298 VSS_299 VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 W11 W39 W43 W47 W5 W7 Y13 Y2 Y41 Y45 Y49 Y5 Y50 Y11 P29 T29 T31 T33 R28D

D

VSS

VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313

AA32 AB32 AD32 AF28 AF29 AT27 AV25 H50C

C

VSS

B

B

CRESTLINE_1p0A

UMA@A

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15Title

Compal Electronics, Inc. CRESTLINE((6/6)-PWR/GNDLA-4231PRev 0.1 Sheet1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

12

of

49

5

4

3

2

5

4

3

2

1

Close to VREF pins of SO-DIMM+1.8V 8 DDR_A_DQS#[0..7] 8 DDR_A_D[0..63] 8 DDR_A_DM[0..7] 8 DDR_A_DQS[0..7] 8 DDR_A_MA[0..13] +DDR_MCH_REF1 C206 0.1U_0402_16V4Z~N 2 +DDR_MCH_REF1 JDIM2 2.2U_0805_16V4Z 0.1U_0402_16V4Z DDR_A_D4 DDR_A_D1 R143 1K_0402_1% DDR_A_DQS#0 DDR_A_DQS0 DDR_A_D2 DDR_A_D3 R144 1K_0402_1% 2 DDR_A_D8 DDR_A_D14 DDR_A_DQS#1 DDR_A_DQS1 DDR_A_D9 DDR_A_D15 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 145 147 149 151 153 155 157 159 161 163 165 167 169 171 173 175 177 179 181 183 185 187 189 191 193 195 197 199 VREF VSS DQ0 DQ1 VSS DQS0# DQS0 VSS DQ2 DQ3 VSS DQ8 DQ9 VSS DQS1# DQS1 VSS DQ10 DQ11 VSS VSS DQ16 DQ17 VSS DQS2# DQS2 VSS DQ18 DQ19 VSS DQ24 DQ25 VSS DM3 NC VSS DQ26 DQ27 VSS CKE0 VDD NC BA2 VDD A12 A9 A8 VDD A5 A3 A1 VDD A10/AP BA0 WE# VDD CAS# NC/S1# VDD NC/ODT1 VSS DQ32 DQ33 VSS DQS4# DQS4 VSS DQ34 DQ35 VSS DQ40 DQ41 VSS DM5 VSS DQ42 DQ43 VSS DQ48 DQ49 VSS NC,TEST VSS DQS6# DQS6 VSS DQ50 DQ51 VSS DQ56 DQ57 VSS DM7 VSS DQ58 DQ59 VSS SDA SCL VDDSPD VSS DQ4 DQ5 VSS DM0 VSS DQ6 DQ7 VSS DQ12 DQ13 VSS DM1 VSS CK0 CK0# VSS DQ14 DQ15 VSS VSS DQ20 DQ21 VSS NC DM2 VSS DQ22 DQ23 VSS DQ28 DQ29 VSS DQS3# DQS3 VSS DQ30 DQ31 VSS NC/CKE1 VDD NC/A15 NC/A14 VDD A11 A7 A6 VDD A4 A2 A0 VDD BA1 RAS# S0# VDD ODT0 NC/A13 VDD NC VSS DQ36 DQ37 VSS DM4 VSS DQ38 DQ39 VSS DQ44 DQ45 VSS DQS5# DQS5 VSS DQ46 DQ47 VSS DQ52 DQ53 VSS CK1 CK1# VSS DM6 VSS DQ54 DQ55 VSS DQ60 DQ61 VSS DQS7# DQS7 VSS DQ62 DQ63 VSS SA0 SA1 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 DDR_A_D6 DDR_A_D0 DDR_A_DM0 DDR_A_D5 DDR_A_D7 DDR_A_D13 DDR_A_D12 DDR_A_DM1 M_CLK_DDR0 M_CLK_DDR#0 DDR_A_D11 DDR_A_D10 M_CLK_DDR0 7 M_CLK_DDR#0 7 1 1 C201 C220

1

Layout Note: +DDR_MCH_REF trace width and spacing is 20/20.

+1.8V

2

2

14 +DDR_MCH_REF1D

1

D

Layout Note: Place near JDIM1close to connector

1

2

+1.8V DDR_A_D16 DDR_A_D17 2.2U_0603_6.3V6KC B A

DDR_A_D20 DDR_A_D21 DDR_A_DM2 DDR_A_D23 DDR_A_D22 DDR_A_D28 DDR_A_D25 DDR_A_DQS#3 DDR_A_DQS3 DDR_A_D31 DDR_A_D30 DDR_CKE1_DIMMA DDR_A_MA14 DDR_A_MA11 DDR_A_MA7 DDR_A_MA6 DDR_A_MA4 DDR_A_MA2 DDR_A_MA0 DDR_A_BS#1 DDR_A_RAS# DDR_CS0_DIMMA# M_ODT0 DDR_A_MA13 DDR_A_BS#1 8 DDR_A_RAS# 8 DDR_CS0_DIMMA# 7 M_ODT0 7 DDR_CKE1_DIMMA 7 DDR_A_MA14 7C

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

330U 2.5V Y D2

1 C84 + 2

1

1

1

1

1

1

1

1

1

DDR_A_DQS#2 DDR_A_DQS2 DDR_A_D18 DDR_A_D19 DDR_A_D29 DDR_A_D24 DDR_A_DM3 DDR_A_D26 DDR_A_D27

PM_EXTTS#0 7

C105 1 2 C106

C124

C149

C166

C169

C154

C131

C130

C108

2

2

2

2

2

2

2

2

2

@

Layout Note: Place one cap close to every 2 pullup resistors terminated to +0.9V

7 DDR_CKE0_DIMMA 8 DDR_A_BS#2

DDR_CKE0_DIMMA DDR_A_BS#2 DDR_A_MA12 DDR_A_MA9 DDR_A_MA8 DDR_A_MA5 DDR_A_MA3 DDR_A_MA1 DDR_A_MA10 DDR_A_BS#0 DDR_A_WE# DDR_A_CAS# DDR_CS1_DIMMA# M_ODT1 DDR_A_D37 DDR_A_D36 DDR_A_DQS#4 DDR_A_DQS4 DDR_A_D35 DDR_A_D34 DDR_A_D40 DDR_A_D44 DDR_A_DM5

+0.9VS

8 8 DDR_A_V

DDR_A_BS#0 DDR_A_WE#

8 DDR_A_CAS# 7 DDR_CS1_DIMMA# 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 7 1 M_ODT1

DDR_A_V

R31 10K_0402_5% 2 1

RP6 DDR_A_BS#0 DDR_A_MA10 RP5 DDR_A_CAS# DDR_A_WE# 1 2

56_0404_4P2R_5% RP16 56_0404_4P2R_5% 4 4 1 DDR_A_MA4 3 3 2 DDR_A_MA2 56_0404_4P2R_5% 1 DDR_A_MA0 2 DDR_A_BS#1 56_0404_4P2R_5% 1 M_ODT0 2 DDR_A_MA13

C58 0.1U_0402_16V4Z

1

1

C59 2.2U_0603_6.3V6K

FOX_ASOA426-M2RN-7F

2

2

56_0404_4P2R_5% RP8 1 4 4 2 3 3

SO-DIMM A REVERSEBottom sideCompal Secret Data

R32 10K_0402_5% 2 1

0.1U_0402_16V4Z

DDR_A_MA5 DDR_A_MA8 DDR_A_MA1 DDR_A_MA3

RP7 56_0404_4P2R_5% RP15 56_0404_4P2R_5% DDR_A_RAS# 1 4 4 1 DDR_A_MA9 DDR_CS0_DIMMA# 2 3 3 2 DDR_A_BS#2

RP1 56_0404_4P2R_5% RP2 DDR_CS1_DIMMA# 2 3 4 M_ODT1 1 4 3

56_0404_4P2R_5% RP23 56_0404_4P2R_5% DDR_CKE1_DIMMA 1 2 4 1 DDR_A_MA14 R96 56_0402_5% 3 2 DDR_A_MA11

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

1

1

1

1

1

1

1

1

1

1

1

DDR_A_D32 DDR_A_D33 DDR_A_DM4 DDR_A_D39 DDR_A_D38 DDR_A_D45 DDR_A_D43 DDR_A_DQS#5 DDR_A_DQS5 DDR_A_D47 DDR_A_D42 DDR_A_D52 DDR_A_D53 M_CLK_DDR1 M_CLK_DDR#1 DDR_A_DM6 DDR_A_D51 DDR_A_D55 DDR_A_D57 DDR_A_D56 DDR_A_DQS#7 DDR_A_DQS7 DDR_A_D62 DDR_A_D63 M_CLK_DDR1 7 M_CLK_DDR#1 7B

2 C125

2 C126

2 C127

2 C150

2 C151

2 C167

2 C107

2 C128

2 C129

2 C152

2 C153

2 C168

Layout Note: Place these resistor closely JP41,all trace length Max=1.5"

DDR_A_D41 DDR_A_D46 DDR_A_D49 DDR_A_D48

DDR_A_DQS#6 DDR_A_DQS6 DDR_A_D54 DDR_A_D50 RP22 56_0404_4P2R_5% 1 DDR_A_MA12 2 DDR_CKE0_DIMMA DDR_A_D61 DDR_A_D60 DDR_A_DM7 DDR_A_D59 DDR_A_D58 14,16,19,24 ICH_SM_DA 14,16,19,24 ICH_SM_CLK +3VS ICH_SM_DA ICH_SM_CLK

RP14 1 2

4 3

4 3

RP13 56_0404_4P2R_5% RP17 56_0404_4P2R_5% 1 4 4 1 DDR_A_MA7 2 3 3 2 DDR_A_MA6

A

Security Classification Issued Date 2007/1/15

Compal Electronics, Inc.2008/1/15Title

Deciphered Date

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

DDR2 SO-DIMM ILA-4231PRev 0.1 Sheet1

Date:

Thursday, January 10, 2008

13

of

49

5

4

3

2

5

4

3

2

1

8 DDR_B_DQS#[0..7] +1.8V 8 DDR_B_D[0..63] 8 DDR_B_DM[0..7] 8 DDR_B_DQS[0..7] 8 DDR_B_MA[0..13] DDR_B_D0 DDR_B_D1 DDR_B_DQS#0 DDR_B_DQS0D

Close to VREF pins of SO-DIMM+DDR_MCH_REF1 JDIM1 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 145 147 149 151 153 155 157 159 161 163 165 167 169 171 173 175 177 179 181 183 185 187 189 191 193 195 197 199 VREF VSS DQ0 DQ1 VSS DQS0# DQS0 VSS DQ2 DQ3 VSS DQ8 DQ9 VSS DQS1# DQS1 VSS DQ10 DQ11 VSS VSS DQ16 DQ17 VSS DQS2# DQS2 VSS DQ18 DQ19 VSS DQ24 DQ25 VSS DM3 NC VSS DQ26 DQ27 VSS CKE0 VDD NC BA2 VDD A12 A9 A8 VDD A5 A3 A1 VDD A10/AP BA0 WE# VDD CAS# NC/S1# VDD NC/ODT1 VSS DQ32 DQ33 VSS DQS4# DQS4 VSS DQ34 DQ35 VSS DQ40 DQ41 VSS DM5 VSS DQ42 DQ43 VSS DQ48 DQ49 VSS NC,TEST VSS DQS6# DQS6 VSS DQ50 DQ51 VSS DQ56 DQ57 VSS DM7 VSS DQ58 DQ59 VSS SDA SCL VDDSPD VSS DQ4 DQ5 VSS DM0 VSS DQ6 DQ7 VSS DQ12 DQ13 VSS DM1 VSS CK0 CK0# VSS DQ14 DQ15 VSS VSS DQ20 DQ21 VSS NC DM2 VSS DQ22 DQ23 VSS DQ28 DQ29 VSS DQS3# DQS3 VSS DQ30 DQ31 VSS NC/CKE1 VDD NC/A15 NC/A14 VDD A11 A7 A6 VDD A4 A2 A0 VDD BA1 RAS# S0# VDD ODT0 NC/A13 VDD NC VSS DQ36 DQ37 VSS DM4 VSS DQ38 DQ39 VSS DQ44 DQ45 VSS DQS5# DQS5 VSS DQ46 DQ47 VSS DQ52 DQ53 VSS CK1 CK1# VSS DM6 VSS DQ54 DQ55 VSS DQ60 DQ61 VSS DQS7# DQS7 VSS DQ62 DQ63 VSS SAO SA1 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 DDR_B_D5 DDR_B_D4 DDR_B_DM0 DDR_B_D6 DDR_B_D7 DDR_B_D12 DDR_B_D13 DDR_B_DM1 M_CLK_DDR2 M_CLK_DDR#2 DDR_B_D14 DDR_B_D15 M_CLK_DDR2 7 M_CLK_DDR#2 7 2.2U_0805_16V4Z 0.1U_0402_16V4Z +DDR_MCH_REF1 13

1 C221

1 C222

2

2

Layout Note: Place near JDIM2

DDR_B_D2 DDR_B_D3 DDR_B_D8 DDR_B_D9 DDR_B_DQS#1 DDR_B_DQS1 DDR_B_D10 DDR_B_D11

D

+1.8V

C

Layout Note: Place one cap close to every 2 pullup resistors terminated to +0.9VS7 DDR_CKE2_DIMMB 8 DDR_B_BS#2

2.2U_0603_6.3V6K 0.1U_0402_16V4Z

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

2.2U_0603_6.3V6K

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

330U 2.5V Y D2

1 C189 + 2

1

1

1

1

1

1

1

1

1

DDR_B_D17 DDR_B_D20 DDR_B_DQS#2 DDR_B_DQS2 DDR_B_D18 DDR_B_D19 DDR_B_D28 DDR_B_D25 DDR_B_DM3 DDR_B_D30 DDR_B_D31 DDR_CKE2_DIMMB DDR_B_BS#2 DDR_B_MA12 DDR_B_MA9 DDR_B_MA8 DDR_B_MA5 DDR_B_MA3 DDR_B_MA1 DDR_B_MA10 DDR_B_BS#0 DDR_B_WE# DDR_B_CAS# DDR_CS3_DIMMB# M_ODT3 DDR_B_D32 DDR_B_D33 DDR_B_DQS#4 DDR_B_DQS4 DDR_B_D34 DDR_B_D35

DDR_B_D21 DDR_B_D16 DDR_B_DM2 DDR_B_D22 DDR_B_D23 DDR_B_D26 DDR_B_D24 DDR_B_DQS#3 DDR_B_DQS3 DDR_B_D29 DDR_B_D27 DDR_CKE3_DIMMB DDR_B_MA14 DDR_B_MA11 DDR_B_MA7 DDR_B_MA6 DDR_B_MA4 DDR_B_MA2 DDR_B_MA0 DDR_B_BS#1 DDR_B_RAS# DDR_CS2_DIMMB# M_ODT2 DDR_B_MA13 DDR_B_BS#1 8 DDR_B_RAS# 8 DDR_CS2_DIMMB# 7 M_ODT2 7 DDR_CKE3_DIMMB 7 DDR_B_MA14 7C

C112 0.1U_0402_16V4Z

C139

C160

C138

C177

C109

C132

C133

C155

2

2

2

2

2

2

2

2

2

@

PM_EXTTS#1 7

+0.9VS 8 8 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z DDR_B_BS#0 DDR_B_WE#

DDR_B_V 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z

8 DDR_B_CAS# 7 DDR_CS3_DIMMB# 1 7 M_ODT3

1

1

1

1

1

1

1

1

1

1

1

1

2 C110

2 C134

2 C135

2 C156

2 C157

2 C170

2 C171

2 C111

2 C136

2 C158

2 C137

2 C172

2 C159

DDR_B_D36 DDR_B_D37 DDR_B_DM4 DDR_B_D39 DDR_B_D38 DDR_B_D44 DDR_B_D45B

B

DDR_B_D40 DDR_B_D41

Layout Note: Place these resistor closely JP42,all trace length Max=1.5"

DDR_B_DM5 DDR_B_D42 DDR_B_D43 DDR_B_D48 DDR_B_D49

DDR_B_DQS#5 DDR_B_DQS5 DDR_B_D46 DDR_B_D47 DDR_B_D52 DDR_B_D53 M_CLK_DDR3 M_CLK_DDR#3 DDR_B_DM6 DDR_B_D54 DDR_B_D55 DDR_B_D60 DDR_B_D57 DDR_B_DQS#7 DDR_B_DQS7 DDR_B_D62 DDR_B_D63 R33 1 1 10K_0402_5% R34 2 +3VS 10K_0402_5%A

DDR_B_V

DDR_B_DQS#6 DDR_B_DQS6 RP24 56_0404_4P2R_5% DDR_B_MA12 1 DDR_B_MA9 2 DDR_B_D51 DDR_B_D50 DDR_B_D56 DDR_B_D61 DDR_B_DM7 DDR_B_D59 DDR_B_D58 13,16,19,24 ICH_SM_DA 13,16,19,24 ICH_SM_CLK ICH_SM_DA ICH_SM_CLK +3VS C61 0.1U_0402_16V4Z 1 1 C60

M_CLK_DDR3 7 M_CLK_DDR#3 7

DDR_B_MA3 DDR_B_MA1 DDR_B_BS#0 DDR_B_MA10 DDR_B_MA0 DDR_B_BS#1

RP18 1 2

4 3

4 3

RP10 56_0404_4P2R_5% RP26 56_0404_4P2R_5% DDR_B_MA14 1 4 4 1 DDR_B_MA11 2 3 3 2 RP12 56_0404_4P2R_5% RP19 56_0404_4P2R_5% DDR_B_MA5 1 4 4 1 DDR_B_MA8 2 3 3 2

RP11 56_0404_4P2R_5% RP21 56_0404_4P2R_5% DDR_B_RAS# DDR_B_MA7 1 4 4 1 DDR_CS2_DIMMB# 2 DDR_B_MA6 3 3 2A

FOX_AS0A426-NARN-7F~N

RP9 DDR_B_CAS# DDR_B_WE# RP3 1 2

DDR_CS3_DIMMB# 2 M_ODT3 1

56_0404_4P2R_5% RP4 3 4 4 3 56_0404_4P2R_5% RP25 4 3

56_0404_4P2R_5% DDR_B_MA13 1 M_ODT2 2

Bottom sideSecurity Classification

2

56_0404_4P2R_5% RP20 56_0404_4P2R_5% DDR_B_MA4 4 4 1 DDR_B_MA2 3 3 2

2

2

2.2U_0603_6.3V6K

SO-DIMM B REVERSE2008/1/15

Compal Secret Data2007/1/15 Deciphered DateTitle

Compal Electronics, Inc. DDR2 SO-DIMM IILA-4231PRev 0.1 Sheet1

DDR_CKE3_DIMMB 1 2 R335 56_0402_5%

1 2

DDR_B_BS#2 DDR_CKE2_DIMMB

Issued Date

56_0404_4P2R_5%

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

Date:

Thursday, January 10, 2008

14

of

49

5

4

3

2

A

B

C

D

E

CRTVGA@ 34 VGA_CRT_R 34 VGA_CRT_G 34 VGA_CRT_B

+5VS F7 1

+CRT_VCC

W=40mils D172 2 1RB411DT146 SOT23

W=40mils1 1

1.1A_6VDC_FUSE

0.1U_0402_16V4Z

1 2 2K_0402_5%

1 2 2K_0402_5%

2 R613 VGA@ 2 R614 VGA@ 2 R615UMA@

1 0_0402_5% 1 0_0402_5% 1 0_0402_5%C344 0.1U_0402_16V4Z

2

2

C346

+CRT_VCC +CRT_VCC

+3VS

+3VS

+3VS

@

4.7KR12 JCRT1

10K1

2

2

2.2K_0402_5% 2 1 G

1 2.2K_0402_5%

1

9 9 9

CRT_R CRT_G CRT_B

22P_0402_50V8J

22P_0402_50V8J

22P_0402_50V8J

R2 150_0402_1% 2 1

R7 150_0402_1% 2 1

R8 150_0402_1% 2 1

@ C9

1

@ C8

1

@ C6

For EMI2

1C1 C2

1C3

1

DDC_MD2

BSS138_NL_SOT23 VGA_DDC_CLK_C

2 G

2 1 R619 0_0402_5% UMA@ 2 1 R620 0_0402_5% UMA@ 2 1 R621 0_0402_5%

CRT_R_C CRT_G_C CRT_B_C

1 2 CRT_R_L L2 BK1608LL121-T 0603 1 2 CRT_G_L L3 BK1608LL121-T 0603 1 2 CRT_B_L L4 1 BK1608LL121-T 0603

CRT_GND

2

2

24.7P_0402_50V8C

24.7P_0402_50V8C L25

2100P_0402_50V8J CRT_GND 4.7P_0402_50V8C HSYNC_L VSYNC_L C345

1

6 11 1 7 12 2 8 13 3 9 14 4 10 15 5

16 17

VGA_DDC_DATA_C

1D

3S

1D

3S

Q1 BSS138_NL_SOT23 SUYIN_070549FR015S208CR CONN@

1 2.2K_0402_5%UMA@ 9 3VDDCDA 2 1 R628 0_0402_5% UMA@ 9 3VDDCCL 2 1 R629 0_0402_5% VGA@ VGA_DDCDATA Q3 1 0_0402_5% VGA@ 1 0_0402_5% VGA_DDCCLK 34 2 R624

29

MSEN#

R9

R14 R13

R10

+CRT_VCC

1 2 0_0603_5%L24

2 1C349 100P_0402_50V8J

C18

1

2 0.1U_0402_16V4Z 5 1

2 R319

1 10K_0402_5%

VGA_DDC_DATA_C

1 2 0_0603_5% 1

2

2 R62534

9

CRT_HSYNC

CRT_HSYNC

G

UMA@ 1 2CRT_HSYNC_B R336 30_0402_5% VGA@

P OE#

2

A

Y

4

D_CRT_HSYNC

1C348 15P_0402_50V8J C347 15P_0402_50V8J

2

100P_0402_50V8J

1

C7

2

VGA_DDC_CLK_C

34 VGA_HSYNC 34 VGA_VSYNC

5 1

1 0_0402_5%

C17

1

2 0.1U_0402_16V4Z

C4

2

100P_0402_50V8J

2 R631 VGA@ 2 R632CRT_VSYNC

1 0_0402_5%

3

U5 74AHCT1G125GW_SOT353-5 +CRT_VCC

2

2

1R6 0_0805_5% 2 1 R314 0_0805_5% 2 12

CRT_GND

2

9

CRT_VSYNC

G

UMA@ 1 2CRT_VSYNC_B R337 30_0402_5%

P OE#

2

A

Y

4

D_CRT_VSYNC

Close to GMCH

Close to VGA

3

U6 74AHCT1G125GW_SOT353-5

LCD+3VS

+3VS 29 EC_ENBKL

LVDSAC+ UMA@ R508 LVDSAC- UMA@ R510 LVDSA0+ LVDSA0UMA@ R544 UMA@ R570 UMA@ R595 UMA@ R596 UMA@ R597 UMA@ R598

1 1 1 1 1 1 1 1

2 2 2 2 2 2 2 2

0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5%

GMCH_LVDSAC+ GMCH_LVDSACGMCH_LVDSA0+ GMCH_LVDSA0GMCH_LVDSA1+ GMCH_LVDSA1GMCH_LVDSA2+ GMCH_LVDSA2-

GMCH_LVDSAC+ 9 GMCH_LVDSAC- 9 GMCH_LVDSA0+ 9 GMCH_LVDSA0- 9 GMCH_LVDSA1+ 9 GMCH_LVDSA1- 9 GMCH_LVDSA2+ 9 GMCH_LVDSA2- 9

W=60mils6 3 5

U53

W=60milsOUT NC GND 1 4 2 2 1

+LCDVDD

1

EC_ENBKL

R21 D26 CH751H-40_SC76 1 2 D25 CH751H-40_SC76 1 2 4.7K_0402_5% DISPOFF#

1C372 0.1U_0402_16V7K~N

IN EN GND

+LCDVDD C363 4.7U_0805_6.3V6K~N C369 0.1U_0402_16V7K~N

LVDSA1+ LVDSA1LVDSA2+ LVDSA2-

129 BKOFF#

BKOFF# @

29 GMCH_LVDDEN 34 VGA_LVDDEN D9 GMCH_LVDDEN 2 CH751H-40PT_SOD323-2 D8 VGA_LVDDEN 2 CH751H-40PT_SOD323-2 LCD_VCC_TEST_EN

AOZ1320CI-04_SOT23-6

2

1 UMA@ 1 1 VGA@R15 10K_0402_5%

9 GMCH_ENBKL

2 R655 1 UMA@ 0_0402_5% 2 R651 1 VGA@ 0_0402_5%

EC_ENBKL

2

EDID_CLK_LCD EDID_DAT_LCD

UMA@ R599 UMA@ R600

1 1

2 2

0_0402_5% GMCH_EDID_CLK_LCD 0_0402_5% GMCH_EDID_DAT_LCD

GMCH_EDID_CLK_LCD GMCH_EDID_DAT_LCD

9 9

34 G7X_ENBKL

R652 2.2K_0402_5% VGA@

R652

29 LCD_VCC_TEST_EN

2

2 R662 1 0_0402_5%

100K_0402_5%3

UMA@

3

9

BIA_PWM

BIA_PWM 2 @ R20

INVT_PWM 1 10_0402_5% 1 C36 @ 1U_0603_10V4Z +3VS 29 LCD_CBL_DET# +LCDVDD

35 VGA_LVDSAC+ 35 VGA_LVDSACJP4 LCD_CBL_DET# 35 VGA_LVDSA0+ 35 VGA_LVDSA035 VGA_LVDSA1+ 35 VGA_LVDSA135 VGA_LVDSA2+ 35 VGA_LVDSA2-

VGA_LVDSAC+ VGA_LVDSACVGA_LVDSA0+ VGA_LVDSA0VGA_LVDSA1+ VGA_LVDSA1VGA_LVDSA2+ VGA_LVDSA2-

R630 R633 R634 R635 R601 R602 R603 R604

1 1 1 1 1 1 1 1

2 2 2 2 2 2 2 2

0_0402_5% VGA@ LVDSAC+ 0_0402_5% VGA@ LVDSAC0_0402_5% VGA@LVDSA0+ 0_0402_5% VGA@ LVDSA00_0402_5% VGA@ LVDSA1+ 0_0402_5% VGA@ LVDSA10_0402_5% VGA@ LVDSA2+ 0_0402_5% VGA@ LVDSA2-

2

1C38 @ 0.1U_0402_16V4Z +3VS EDID_CLK_LCD EDID_DAT_LCD MIC_DIAG +3VS MIC_SIG MIC_CLK

2

29 25 25

MIC_DIAG +3VS MIC_SIG MIC_CLK +5VS USB20_N8 USB20_P8

19 19

1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41

1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 GND

2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 GND

2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42

LCD_TST LVDSAC+ LVDSACLVDSA0+ LVDSA0LVDSA1+ LVDSA1LVDSA2+ LVDSA2DISPOFF# DAC_BRIG INVT_PWM

LCD_TST 29

34 VGA_CLK_LCD 34 VGA_DAT_LCD DAC_BRIG 29 INVT_PWM 29 INVPWR_B+

VGA_CLK_LCD VGA_DAT_LCD

R644 1 R645 1

2 2

0_0402_5% VGA@ EDID_CLK_LCD 0_0402_5% VGA@ EDID_DAT_LCD

1L5

2

B+

FBMA-L11-201209-221LMA30T_0805

2

1

ACES_88242-4001~N C195 220P_0402_50V7K

C32 0.1U_0603_50V4Z

2

2 C34 10.1U_0603_50V4Z4

1

4

C251 220P_0402_50V7K

1

2

Security Classification Issued Date 2007/1/15

Compal Secret DataDeciphered Date 2008/1/15

Compal Electronics, Inc.Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D Custom DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

CRT CONN/LCD CONNLA-4231PRev 0.1 SheetE

Date:

Thursday, January 10, 2008

15

of

49

A

B

C

D

5

4

3

2

1

FSLCCLKSEL2

FSLBCLKSEL1

FSLACLKSEL0

CPU MHz200 166

SRC MHz100 100

PCI MHz33.3

+3VM_CK505 +3VS 1 R397 2 0_1206_5% 1

C479 10U_0805_10V4Z~N

1

C480 0.1U_0402_16V4Z~N

1

C478 0.1U_0402_16V4Z~N

1

C476 0.1U_0402_16V4Z~N

1

C464 0.1U_0402_16V4Z~N

1

C463 0.1U_0402_16V4Z~N

1

C460 0.1U_0402_16V4Z~N

0 0

1 1

0 1

2

2

2

2

2

2

2

33.3+1.25VS

FSB Frequency Selet:D

Place close to U7+1.25VM_CK505 R261 1 0_1206_5% 2 1 C459 0.1U_0402_16V4Z~N 1 1 C462 C461 2 2 0.1U_0402_16V4Z~N 2 22U_0805_6.3V4Z 1 C474 0.1U_0402_16V4Z~N 1 1 C475 C477D

CPU Driven

Stuff No Stuff Stuff

R1107 R1074 R1086 R1083 R1113

R1135 R1086 R1139 R1107 R1098 R1139 R1086 R1107

R1083 R1098 R1135 R1128 R1113 R1074 R1128 R1139 R1139 R1135

*(Default)667MHz

1 C473

2 22U_0805_6.3V4Z

2 2 0.1U_0402_16V4Z~N

2 0.1U_0402_16V4Z~N

No Stuff Stuff

R1135 R1083 R1074

+3VM_CK505

U7 2 9 16 61 39 55 12 20 26 36 49 VDDPCI VDD48 VDDPLL3 VDDREF VDDSRC VDDCPU VDD96_IO VDDPLL3_IO VDDSRC_IO VDDSRC_IO VDDCPU_IO CPU0 CPU0# NC 48

800MHz

No Stuff

R1098 R1113

R1128

SCLK SDATA PCI_STOP# CPU_STOP#

64 63 38 37 R202 1 1 R203 R204 1 1 R205 R208 1 1 R209 R213 1 1 R212 R396 2 2 R375

ICH_SM_CLK 13,14,19,24 ICH_SM_DA 13,14,19,24 H_STP_PCI# 19 H_STP_CPU# 19

R402 2.2K_0402_5% FSA 2 1C

+1.25VM_CK505 1 2

MCH_CLKSEL0 7

5

CPU_BSEL0

1 R410 0_0402_5%

2

R411 1K_0402_5% +VCCP +3VS R379 1K_0402_5% +3VS 2 1 10K_0402_5% R235 2 1 10K_0402_5% R234 1 1 2 R237 2 R233 2 R257 1 R239 2 R258 2 R259 2 R260 2

54 53

R_CPU_BCLK R_CPU_BCLK#

2 2

0_0402_5% 0_0402_5%

CLK_CPU_BCLK 4 CLK_CPU_BCLK# 4C

CPU1_F CPU1#_F SRC8/CPU2_ITP SRC8#/CPU2_ITP# SATA_REQ 1 MCH_REQ 3 PCI2_TME 4 PCI_CLK3 5 27_SEL ITP_EN 6 7 PCI0/CR#_A PCI1/CR#_B PCI2/TME PCI3 PCI4/27_Select PCI_F5/ITP_EN SRC9 SRC9# X1 X2 SRC7/CR#_F SRC7#/CR#_E SRC11/CR#_H SRC11#/CR#_G SRC10 SRC10#

51 50 47 46

R_MCH_BCLK R_MCH_BCLK# R_PCIE_LAN R_PCIE_LAN#

2 2 2 2

0_0402_5% 0_0402_5% 0_0402_5% 0_0402_5%

CLK_MCH_BCLK 7 CLK_MCH_BCLK# 7 CLK_PCIE_LAN 22 CLK_PCIE_LAN# 22

FSB 5 CPU_BSEL1 1 @ R378 0_0402_5% 2

1

2

19 CLKSATAREQ# MCH_CLKSEL1 7 7 CLKMCHREQ# 40 CLK_PCI_CB 29 CLK_PCI_TPM 24 CLK_DEBUG_PORT 29 CLK_PCI_EC 17 CLK_PCI_ICH

1

475_0402_1% 475_0402_1%

R377 1K_0402_5%

33_0402_5% 1 12_0402_5% 2 12_0402_5% 1 33_0402_5% 1 33_0402_5% 1

34 35

R_PCIE_EXPR R_PCIE_EXPR#

2 2 1 1 1 1 2 2 1 1 1 1

0_0402_5% 0_0402_5%

CLK_PCIE_EXPR 28 CLK_PCIE_EXPR# 28

33 32

R_CLKREQ#_H R_CLKREQ#_G

2 +3VS R374 10K_0402_5% 475_0402_1% EXPR_CARD_REQ# 28 475_0402_1% MCARD_REQ#G 24 2 +3VS R395 10K_0402_5% 0_0402_5% CLK_PCIE_MCARD 24 0_0402_5% CLK_PCIE_MCARD# 24 2 +3VS R385 10K_0402_5% 475_0402_1% MCARD_REQ#F 22 475_0402_1% MCARD_REQ#E 24 2 +3VS R399 10K_0402_5% 0_0402_5% 0_0402_5% CLK_PCIE_Rob 24 CLK_PCIE_Rob# 24B

FSC 5 CPU_BSEL2

R200 10K_0402_5% 2 1 1 @ R184 0_0402_5% 2 1

CLK_XTAL_IN 1 2 MCH_CLKSEL2 7 CLK_XTAL_OUT R185 1K_0402_5% R199

30 31

60 59

R251 R_CLK_PCIE_MCard 1 R_CLK_PCIE_MCard# 1 R252 R_CLKREQ#_F R_CLKREQ#_E R398 2 2 R386 R210 1 1 R211

44 43

B

0_0402_5% 2 19 CLK_48M_ICH 33_0402_5% 1 2 R401 FSA FSB 33_0402_1% 1 2 R201 FSC 10 57 62 USB_48MHZ/FSLA FSLB/TEST_MODE

SRC6 SRC6#

41 40

R_CLK_Rob R_CLK_Rob#

2 2

SRC4 SRC4# REF0/FSLC/TEST_SEL SRC3/CR#_C SRC3#/CR#_D

27 28

R_MCH_3GPLL R_MCH_3GPLL# R247 1 1 R248

CLK_MCH_3GPLL 7 CLK_MCH_3GPLL# 7

19 CLK_14M_ICH

+1.25VM_CK505

45

VDDSRC_IO

24 25

R_PCIE_ICH R_PCIE_ICH#

2 2

0_0402_5% 0_0402_5%

CLK_PCIE_ICH 19 CLK_PCIE_ICH# 19

For ITP_EN, 0 =SRC8/SRC8#; 1 = ITP/ITP# For 27_SEL, 0 = Enable DOT96 & SRC1, 1 = Enable SRC0 & 27MHz For PCI2_EN, 0 = Overclocking of CPU and SRC Allowed 1 = Overclocking of CPU and SRC NOT allowedCLK_XTAL_OUT CLK_XTAL_IN 14.31818MHZ_16PA

42 8 11 15 19 +3VM_CK505

GNDSRC GNDPCI GND48 GND GND GNDCPU GNDSRC GNDSRC

SRC2/SATA SRC2#/SATA#

21 22

R_PCIE_SATA R_PCIE_SATA# R243 1 1 R244

CLK_PCIE_SATA 18 CLK_PCIE_SATA# 18

SRC1/SE1/27MHz_NonSS SRC1#/SE2/27MHz_SS

17 18

SSCDREFCLK SSCDREFCLK#

UMA@ 0_0402_5% 2 UMA@ 0_0402_5% 2

MCH_SSCDREFCLK 7 MCH_SSCDREFCLK# 7

+3VM_CK505 2 2

52 23

SRC0/DOT96 SRC0#/DOT96#

13 14

Y3 2 1

2

2

C265 18P_0402_50V8J~N 1

1

C257 18P_0402_50V8J~N 1

R240 10K_0402_5% 1

R268 10K_0402_