17
An Efficient SoC Test Technique by Reusing On/Off- Chip Bus Bridge Adviser: Chao-Lieh Chen Student: Shih-Hao Lin 0052802 Yi-Ming Huang 0052811 Keng-Chih Liu 0052810

An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

  • Upload
    devi

  • View
    53

  • Download
    0

Embed Size (px)

DESCRIPTION

An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge. Adviser: Chao-Lieh Chen Student: Shih-Hao Lin 0052802 Yi-Ming Huang 0052811 Keng-Chih Liu 0052810. Outline. Introduction Proposed TAM for AMBA-based SOC Proposed Test-Access Architecture - PowerPoint PPT Presentation

Citation preview

Page 1: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Adviser:Chao-Lieh Chen

Student: Shih-Hao Lin 0052802Yi-Ming Huang 0052811Keng-Chih Liu 0052810

Page 2: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Outline

Introduction Proposed TAM for AMBA-based SOC Proposed Test-Access Architecture On/Off-Chip Bus Bridge With Test Controllability Operation of the TR-Bridge Project Schedule Division of work

Page 3: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Introduction

Page 4: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Proposed TAM for AMBA-based SOC

The main contribution of our technique is to reuse the on/off chip bus bridge as a test interface during the test mode.

The AHB master component on the bridge is reused as an interface between the ATE and the chip under test, and then, the ATE acts as a virtual bus master.

By utilizing the functional buses as dedicated test paths and eliminating the bus-direction turnaround delays.

In this paper, the bridge with the test controllability is referred to as a test-ready bridge.

Page 5: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Proposed Test-Access Architecture

Page 6: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

On/Off-Chip Bus Bridge With Test Controllability

Page 7: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

On/Off-Chip Bus Bridge With Test Controllability

Page 8: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Operation of the TR-Bridge

Page 9: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Project

Midterm project

AHB bus

Final project

Hybrid Test Interface Controller

Page 10: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Schedule

Date Progress Date Progress

10/25 Propose paper 12/06 Implement final project

11/01 Implement midterm project 12/13 Implement final project

11/08 Simulation 12/20 Simulation

11/15 Implement final project 12/27 Test final project

11/22 Implement final project 01/03 Test final project

11/29 Implement final project 01/10 Demo result

Page 11: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Division of work

Shih-Hao Lin 撰寫程式實現 HTIC區塊 Yi-Ming Huang 撰寫程式實現 AHB Master區塊 Keng-Chih Liu 搜尋實現過程中之相關資訊

Page 12: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Q:

TIC and HTIC difference Functional test V.S. Structural test Test Stimuli

Page 13: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

TIC and HTIC difference(1/2)

AMBA™ Specification (Rev 2.0)

Page 14: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

TIC and HTIC difference(2/2)

Page 15: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Functional test V.S. Structural test

Page 16: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge

Test Stimuli

Page 17: An Efficient SoC Test Technique by Reusing On/Off-Chip Bus Bridge