黃 思 維 F90943078 Graduate Institute of Electronics Engineering National Taiwan University

Preview:

DESCRIPTION

Advanced Multi-Gate Technologies for the Sub-25 nm Regime. 黃 思 維 F90943078 Graduate Institute of Electronics Engineering National Taiwan University. Conventional Planar Bulk MOSFET. Challenges for Planar Bulk MOSFETs Scaling Gate Leakage Current Packing Density Drive Current - PowerPoint PPT Presentation

Citation preview

Szu-Wei Huang, C-V Lab, GIEE of NTU 1

黃 思 維F90943078

Graduate Institute of Electronics EngineeringNational Taiwan University

Advanced Multi-Gate Technologies for the Sub-25 nm Regime

Szu-Wei Huang, C-V Lab, GIEE of NTU 2

Conventional Planar Bulk MOSFET

Challenges for Planar Bulk MOSFETs ScalingGate Leakage CurrentPacking DensityDrive CurrentShort Channel Effect (SCE)Drain Induced Barrier Lowing (DIBL)Device ScalabilityProcess Complexity

Szu-Wei Huang, C-V Lab, GIEE of NTU 3

Advantages of Non-Planar MOSFET

Ultra-Thin Body (UTB) StructureCurrent Driven by Multi-GateExcellent Short-Channel BehaviorBetter Gate-to-Channel ControllabilityReduced DIBLPotential ScalabilityCMOS-compatible Process

Szu-Wei Huang, C-V Lab, GIEE of NTU 4

Non-Planar MOSFET

Device Evolution of Non-Planar MOSFETs

Dimension Restriction of

Non-Planar MOSFETs

Szu-Wei Huang, C-V Lab, GIEE of NTU 5

Thickness of Si Body Tsb

UTB-SOI

DST

FinFET

-FET

Tsb ≤ 1/3 Lg

Tsb ≤ 1/3 Lg

Tsb ≤ 2/3 Lg

Tsb ≤ Lg

Szu-Wei Huang, C-V Lab, GIEE of NTU 6

FinFET with 10-nm Gate LengthLayout and Process Flow

Fabricated with

(110) Orientation to Enhance Hole

Mobility

Szu-Wei Huang, C-V Lab, GIEE of NTU 7

FinFET with 10-nm Gate LengthCross-section and Top View

Tox = 17 Å

Tsb : 17~26 nm

Double Gate Device

Szu-Wei Huang, C-V Lab, GIEE of NTU 8

FinFET with 10-nm Gate LengthElectrical Characteristics

WCH = 2 Hfin

SCE Reduced Due to :Thicker Tsb

Dual Gate StructureAbrupt S/D Junction

Szu-Wei Huang, C-V Lab, GIEE of NTU 9

FinFET with 10-nm Gate LengthCarrier Mobility on (110) Orientation

Field in Inversion Layer

(110) Crystal OrientationHole Mobility

Szu-Wei Huang, C-V Lab, GIEE of NTU 10

FinFET with 10-nm Gate LengthCMOS-FinFET Inverter

Szu-Wei Huang, C-V Lab, GIEE of NTU 11

FinFET with 10-nm Gate LengthDevice Performance

Double Gate NMOS PMOSLg (nm) 10Tsb (nm) 17~26VDD (V) 1.2Tox (Å) 17Id (µA/µm) 446 356Swing (mV/dec) 125 101DIBL (mV/V) 71 120Gate Delay (ps) 0.34 0.43

Szu-Wei Huang, C-V Lab, GIEE of NTU 12

-FET with 25-nm Gate LengthTriple-Gate Device Structure

Gate Extension Under Si Body

Decreasing Drain-Induced-Barrier-LowingIncreasing Gate-to-Channel Controllability

Szu-Wei Huang, C-V Lab, GIEE of NTU 13

-FET with 25-nm Gate LengthCross-Section View

Tox = 17~19 Å

Tsb = 25 nm

HSi = 55 nm

Tsb Shielding Electrical Field from Drain

Reducing Parasitic Resistance

Szu-Wei Huang, C-V Lab, GIEE of NTU 14

Characteristics of |VD|=1V Version

-FET with 25-nm Gate Length

WCH = 2 Hfin + Tsb

Szu-Wei Huang, C-V Lab, GIEE of NTU 15

-FET with 25-nm Gate LengthCharacteristics of |VD|=0.7V Version

Gate Delay (ps)NMOS 0.39PMOS 0.88

WCH = Hfin

Szu-Wei Huang, C-V Lab, GIEE of NTU 16

-FET with 25-nm Gate LengthGate Delay Comparison of |VD|=0.7V Version

Gate Delay is Defined as ( CV/I )

Szu-Wei Huang, C-V Lab, GIEE of NTU 17

-FET with 25-nm Gate LengthDemonstration of Multiple CMOS -FET Circuit

Szu-Wei Huang, C-V Lab, GIEE of NTU 18

Comparison of Device Geometry

H W

UTB-SOI ≤1/3Lg

FinFET ≤2/3Lg

-FET ≥2Lg Lg

If Channel Length = Lg

Szu-Wei Huang, C-V Lab, GIEE of NTU 19

Process Refinements of FinFETHydrogen Annealing

Higher Surface Quality Improved Drive Current Lower Gate Noise

Metal Gate Engineering Ideal Mobility Lower Gate Leakage Current Higher Transconductance Competitive ION/IOFF Ratio Adjustable Vt

Szu-Wei Huang, C-V Lab, GIEE of NTU 20

Hydrogen AnnealingIncreased Surface Si Migration Rate

Red Circle:ImprovedLine Edge

Roughness

Blue Circle:ImprovedSidewall

Roughness

Szu-Wei Huang, C-V Lab, GIEE of NTU 21

Hydrogen Annealing

Increased Current Due To Decreased Surface Trap Density

NMOS Drive Current is More Degraded Due To the Closer Inversion Charge Centroid of Electrons

Szu-Wei Huang, C-V Lab, GIEE of NTU 22

Hydrogen AnnealingEquivalent Gate Voltage Noise SVG

SVG=Output Drain Current Noise/Transconductance

Hydrogen Annealing Forms High Quality Surface

Szu-Wei Huang, C-V Lab, GIEE of NTU 23

Hydrogen AnnealingCarrier Mobility on the (110) Orientation

Mobility Degradation Due to Surface Roughness Scattering µSR1/(Eeff Δ)2, where Δ is the Root-Mean-Square Value of Surface Roughness

Szu-Wei Huang, C-V Lab, GIEE of NTU 24

Metal Gate Engineering

Gate Work Function for FDSOI CMOS FinFET Technology is 4.4-5.0 eV.Molybdenum Gate

A work Function of ~5V which is suitable for p-FinFET

Nitrogen Implanted into Molybdenum Followed by Annealing Results in Work Function of ~4.4V which is suitable for n-FinFET

Molybdenum-Gated FinFET

Szu-Wei Huang, C-V Lab, GIEE of NTU 25

Metal Gate EngineeringMolybdenum-Gated FinFET

Nitrogen was implanted at a tilt of 60O

Poly-Silicon was used to prevent oxidation and ion channeling

Szu-Wei Huang, C-V Lab, GIEE of NTU 26

Metal Gate EngineeringMolybdenum-Gated FinFET

Mo Gate was etched by Cl2 and O2 plasma

40 nm Mo Gate with 400 nm cap Poly-Si

Szu-Wei Huang, C-V Lab, GIEE of NTU 27

Metal Gate EngineeringMolybdenum-Gated FinFET

PVD Mo is discontinuous due to the undercut of buried oxide caused by over-etching by HF

Szu-Wei Huang, C-V Lab, GIEE of NTU 28

Metal Gate EngineeringMolybdenum-Gated FinFET

Multi-Vt is observed by nitrogen implantation

Gate work Function was changed by nitrogen implantation

Szu-Wei Huang, C-V Lab, GIEE of NTU 29

Metal Gate EngineeringNiSi-Gated FinFET

(110) Orientation

NiSi Gate

CoSi2 Raised S/D

Lg = 100 nm

Tsb = 25 nm

Tox = 16 Å

Szu-Wei Huang, C-V Lab, GIEE of NTU 30

Metal Gate EngineeringNiSi-Gated FinFET

W = 2 Hfin

Szu-Wei Huang, C-V Lab, GIEE of NTU 31

Metal Gate EngineeringNiSi-Gated FinFET

10% Gm Gain achieved by the elimination of Poly-Depletion Effect

Szu-Wei Huang, C-V Lab, GIEE of NTU 32

Metal Gate EngineeringNiSi-Gated FinFET

Gate Leakage of NiSi-Gated FinFET is Lower than Poly-Si-Gated FinFET

Szu-Wei Huang, C-V Lab, GIEE of NTU 33

Conclusion

10 nm CMOS FinFET and 25 nm CMOS -FET have been successfully fabricated.Excellent SCE and DIBL and other electrical characteristics of both FinFET and -FET are obtained.CMOS circuit for both 10 nm CMOS FinFET and 25 nm CMOS -FET are demonstrated.Hydrogen annealing has verified to smoothen the line edge and sidewall surface roughness, in which the mobility and the gate noise are therefore improved.The gate work function has shown to be adjusted by using the metal/silicide gate to acquire desired device properties.

Szu-Wei Huang, C-V Lab, GIEE of NTU 34

References

[1] J. Kedzierski, et al, “Metal-gate FinFET and fully-depleted SOI devices using total gate silicidation,” IEDM Tech. Dig., 2002, pp. 247-250.[2] B. Yu, et al, “FinFET Scaling to 10 nm Gate Length,” IEDM Tech. Dig., 2002, pp. 251-254.[3] F.-L. Yang, et al, “25 nm CMOS Omega FETs,” IEDM Tech. Dig., 2002, pp. 255-258.[4] Y.-K. Choi, et al, “FinFET Process Refinements for Improved Mobility and Gate Work Function Engineering,” IEDM Tech. Dig., 2002, pp. 259-262.

Recommended